cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

mediatek,mt8186-sys-clock.yaml (1436B)


      1# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
      2%YAML 1.2
      3---
      4$id: "http://devicetree.org/schemas/arm/mediatek/mediatek,mt8186-sys-clock.yaml#"
      5$schema: "http://devicetree.org/meta-schemas/core.yaml#"
      6
      7title: MediaTek System Clock Controller for MT8186
      8
      9maintainers:
     10  - Chun-Jie Chen <chun-jie.chen@mediatek.com>
     11
     12description: |
     13  The clock architecture in MediaTek like below
     14  PLLs -->
     15          dividers -->
     16                      muxes
     17                           -->
     18                              clock gate
     19
     20  The apmixedsys provides most of PLLs which generated from SoC 26m.
     21  The topckgen provides dividers and muxes which provide the clock source to other IP blocks.
     22  The infracfg_ao provides clock gate in peripheral and infrastructure IP blocks.
     23  The mcusys provides mux control to select the clock source in AP MCU.
     24  The device nodes also provide the system control capacity for configuration.
     25
     26properties:
     27  compatible:
     28    items:
     29      - enum:
     30          - mediatek,mt8186-mcusys
     31          - mediatek,mt8186-topckgen
     32          - mediatek,mt8186-infracfg_ao
     33          - mediatek,mt8186-apmixedsys
     34      - const: syscon
     35
     36  reg:
     37    maxItems: 1
     38
     39  '#clock-cells':
     40    const: 1
     41
     42required:
     43  - compatible
     44  - reg
     45
     46additionalProperties: false
     47
     48examples:
     49  - |
     50    topckgen: syscon@10000000 {
     51        compatible = "mediatek,mt8186-topckgen", "syscon";
     52        reg = <0x10000000 0x1000>;
     53        #clock-cells = <1>;
     54    };