allwinner,sun6i-a31-pll6-clk.yaml (1003B)
1# SPDX-License-Identifier: GPL-2.0 2%YAML 1.2 3--- 4$id: http://devicetree.org/schemas/clock/allwinner,sun6i-a31-pll6-clk.yaml# 5$schema: http://devicetree.org/meta-schemas/core.yaml# 6 7title: Allwinner A31 Peripheral PLL Device Tree Bindings 8 9maintainers: 10 - Chen-Yu Tsai <wens@csie.org> 11 - Maxime Ripard <mripard@kernel.org> 12 13deprecated: true 14 15properties: 16 "#clock-cells": 17 const: 1 18 description: > 19 The first output is the regular PLL output, the second is a PLL 20 output at twice the rate. 21 22 compatible: 23 const: allwinner,sun6i-a31-pll6-clk 24 25 reg: 26 maxItems: 1 27 28 clocks: 29 maxItems: 1 30 31 clock-output-names: 32 maxItems: 2 33 34required: 35 - "#clock-cells" 36 - compatible 37 - reg 38 - clocks 39 - clock-output-names 40 41additionalProperties: false 42 43examples: 44 - | 45 clk@1c20028 { 46 #clock-cells = <1>; 47 compatible = "allwinner,sun6i-a31-pll6-clk"; 48 reg = <0x01c20028 0x4>; 49 clocks = <&osc24M>; 50 clock-output-names = "pll6", "pll6x2"; 51 }; 52 53...