cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

Kconfig (62403B)


      1# SPDX-License-Identifier: GPL-2.0
      2config ARM
      3	bool
      4	default y
      5	select ARCH_32BIT_OFF_T
      6	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
      7	select ARCH_HAS_BINFMT_FLAT
      8	select ARCH_HAS_CURRENT_STACK_POINTER
      9	select ARCH_HAS_DEBUG_VIRTUAL if MMU
     10	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
     11	select ARCH_HAS_ELF_RANDOMIZE
     12	select ARCH_HAS_FORTIFY_SOURCE
     13	select ARCH_HAS_KEEPINITRD
     14	select ARCH_HAS_KCOV
     15	select ARCH_HAS_MEMBARRIER_SYNC_CORE
     16	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
     17	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
     18	select ARCH_HAS_PHYS_TO_DMA
     19	select ARCH_HAS_SETUP_DMA_OPS
     20	select ARCH_HAS_SET_MEMORY
     21	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
     22	select ARCH_HAS_STRICT_MODULE_RWX if MMU
     23	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
     24	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
     25	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
     26	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
     27	select ARCH_HAVE_CUSTOM_GPIO_H
     28	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
     29	select ARCH_HAS_GCOV_PROFILE_ALL
     30	select ARCH_KEEP_MEMBLOCK
     31	select ARCH_MIGHT_HAVE_PC_PARPORT
     32	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
     33	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
     34	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
     35	select ARCH_SUPPORTS_ATOMIC_RMW
     36	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
     37	select ARCH_USE_BUILTIN_BSWAP
     38	select ARCH_USE_CMPXCHG_LOCKREF
     39	select ARCH_USE_MEMTEST
     40	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
     41	select ARCH_WANT_GENERAL_HUGETLB
     42	select ARCH_WANT_IPC_PARSE_VERSION
     43	select ARCH_WANT_LD_ORPHAN_WARN
     44	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
     45	select BUILDTIME_TABLE_SORT if MMU
     46	select CLONE_BACKWARDS
     47	select CPU_PM if SUSPEND || CPU_IDLE
     48	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
     49	select DMA_DECLARE_COHERENT
     50	select DMA_GLOBAL_POOL if !MMU
     51	select DMA_OPS
     52	select DMA_NONCOHERENT_MMAP if MMU
     53	select EDAC_SUPPORT
     54	select EDAC_ATOMIC_SCRUB
     55	select GENERIC_ALLOCATOR
     56	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
     57	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
     58	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
     59	select GENERIC_IRQ_IPI if SMP
     60	select GENERIC_CPU_AUTOPROBE
     61	select GENERIC_EARLY_IOREMAP
     62	select GENERIC_IDLE_POLL_SETUP
     63	select GENERIC_IRQ_MULTI_HANDLER
     64	select GENERIC_IRQ_PROBE
     65	select GENERIC_IRQ_SHOW
     66	select GENERIC_IRQ_SHOW_LEVEL
     67	select GENERIC_LIB_DEVMEM_IS_ALLOWED
     68	select GENERIC_PCI_IOMAP
     69	select GENERIC_SCHED_CLOCK
     70	select GENERIC_SMP_IDLE_THREAD
     71	select HARDIRQS_SW_RESEND
     72	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
     73	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
     74	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
     75	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
     76	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
     77	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
     78	select HAVE_ARCH_MMAP_RND_BITS if MMU
     79	select HAVE_ARCH_PFN_VALID
     80	select HAVE_ARCH_SECCOMP
     81	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
     82	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
     83	select HAVE_ARCH_TRACEHOOK
     84	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
     85	select HAVE_ARM_SMCCC if CPU_V7
     86	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
     87	select HAVE_CONTEXT_TRACKING
     88	select HAVE_C_RECORDMCOUNT
     89	select HAVE_BUILDTIME_MCOUNT_SORT
     90	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
     91	select HAVE_DMA_CONTIGUOUS if MMU
     92	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
     93	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
     94	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
     95	select HAVE_EXIT_THREAD
     96	select HAVE_FAST_GUP if ARM_LPAE
     97	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
     98	select HAVE_FUNCTION_GRAPH_TRACER
     99	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
    100	select HAVE_GCC_PLUGINS
    101	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
    102	select HAVE_IRQ_TIME_ACCOUNTING
    103	select HAVE_KERNEL_GZIP
    104	select HAVE_KERNEL_LZ4
    105	select HAVE_KERNEL_LZMA
    106	select HAVE_KERNEL_LZO
    107	select HAVE_KERNEL_XZ
    108	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
    109	select HAVE_KRETPROBES if HAVE_KPROBES
    110	select HAVE_MOD_ARCH_SPECIFIC
    111	select HAVE_NMI
    112	select HAVE_OPTPROBES if !THUMB2_KERNEL
    113	select HAVE_PERF_EVENTS
    114	select HAVE_PERF_REGS
    115	select HAVE_PERF_USER_STACK_DUMP
    116	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
    117	select HAVE_REGS_AND_STACK_ACCESS_API
    118	select HAVE_RSEQ
    119	select HAVE_STACKPROTECTOR
    120	select HAVE_SYSCALL_TRACEPOINTS
    121	select HAVE_UID16
    122	select HAVE_VIRT_CPU_ACCOUNTING_GEN
    123	select IRQ_FORCED_THREADING
    124	select MODULES_USE_ELF_REL
    125	select NEED_DMA_MAP_STATE
    126	select OF_EARLY_FLATTREE if OF
    127	select OLD_SIGACTION
    128	select OLD_SIGSUSPEND3
    129	select PCI_SYSCALL if PCI
    130	select PERF_USE_VMALLOC
    131	select RTC_LIB
    132	select SYS_SUPPORTS_APM_EMULATION
    133	select THREAD_INFO_IN_TASK
    134	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
    135	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
    136	# Above selects are sorted alphabetically; please add new ones
    137	# according to that.  Thanks.
    138	help
    139	  The ARM series is a line of low-power-consumption RISC chip designs
    140	  licensed by ARM Ltd and targeted at embedded applications and
    141	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
    142	  manufactured, but legacy ARM-based PC hardware remains popular in
    143	  Europe.  There is an ARM Linux project with a web page at
    144	  <http://www.arm.linux.org.uk/>.
    145
    146config ARM_HAS_GROUP_RELOCS
    147	def_bool y
    148	depends on !LD_IS_LLD || LLD_VERSION >= 140000
    149	depends on !COMPILE_TEST
    150	help
    151	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
    152	  relocations, which have been around for a long time, but were not
    153	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
    154	  which is usually sufficient, but not for allyesconfig, so we disable
    155	  this feature when doing compile testing.
    156
    157config ARM_HAS_SG_CHAIN
    158	bool
    159
    160config ARM_DMA_USE_IOMMU
    161	bool
    162	select ARM_HAS_SG_CHAIN
    163	select NEED_SG_DMA_LENGTH
    164
    165if ARM_DMA_USE_IOMMU
    166
    167config ARM_DMA_IOMMU_ALIGNMENT
    168	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
    169	range 4 9
    170	default 8
    171	help
    172	  DMA mapping framework by default aligns all buffers to the smallest
    173	  PAGE_SIZE order which is greater than or equal to the requested buffer
    174	  size. This works well for buffers up to a few hundreds kilobytes, but
    175	  for larger buffers it just a waste of address space. Drivers which has
    176	  relatively small addressing window (like 64Mib) might run out of
    177	  virtual space with just a few allocations.
    178
    179	  With this parameter you can specify the maximum PAGE_SIZE order for
    180	  DMA IOMMU buffers. Larger buffers will be aligned only to this
    181	  specified order. The order is expressed as a power of two multiplied
    182	  by the PAGE_SIZE.
    183
    184endif
    185
    186config SYS_SUPPORTS_APM_EMULATION
    187	bool
    188
    189config HAVE_TCM
    190	bool
    191	select GENERIC_ALLOCATOR
    192
    193config HAVE_PROC_CPU
    194	bool
    195
    196config NO_IOPORT_MAP
    197	bool
    198
    199config SBUS
    200	bool
    201
    202config STACKTRACE_SUPPORT
    203	bool
    204	default y
    205
    206config LOCKDEP_SUPPORT
    207	bool
    208	default y
    209
    210config ARCH_HAS_ILOG2_U32
    211	bool
    212
    213config ARCH_HAS_ILOG2_U64
    214	bool
    215
    216config ARCH_HAS_BANDGAP
    217	bool
    218
    219config FIX_EARLYCON_MEM
    220	def_bool y if MMU
    221
    222config GENERIC_HWEIGHT
    223	bool
    224	default y
    225
    226config GENERIC_CALIBRATE_DELAY
    227	bool
    228	default y
    229
    230config ARCH_MAY_HAVE_PC_FDC
    231	bool
    232
    233config ARCH_SUPPORTS_UPROBES
    234	def_bool y
    235
    236config GENERIC_ISA_DMA
    237	bool
    238
    239config FIQ
    240	bool
    241
    242config ARCH_MTD_XIP
    243	bool
    244
    245config ARM_PATCH_PHYS_VIRT
    246	bool "Patch physical to virtual translations at runtime" if EMBEDDED
    247	default y
    248	depends on !XIP_KERNEL && MMU
    249	help
    250	  Patch phys-to-virt and virt-to-phys translation functions at
    251	  boot and module load time according to the position of the
    252	  kernel in system memory.
    253
    254	  This can only be used with non-XIP MMU kernels where the base
    255	  of physical memory is at a 2 MiB boundary.
    256
    257	  Only disable this option if you know that you do not require
    258	  this feature (eg, building a kernel for a single machine) and
    259	  you need to shrink the kernel to the minimal size.
    260
    261config NEED_MACH_IO_H
    262	bool
    263	help
    264	  Select this when mach/io.h is required to provide special
    265	  definitions for this platform.  The need for mach/io.h should
    266	  be avoided when possible.
    267
    268config NEED_MACH_MEMORY_H
    269	bool
    270	help
    271	  Select this when mach/memory.h is required to provide special
    272	  definitions for this platform.  The need for mach/memory.h should
    273	  be avoided when possible.
    274
    275config PHYS_OFFSET
    276	hex "Physical address of main memory" if MMU
    277	depends on !ARM_PATCH_PHYS_VIRT
    278	default DRAM_BASE if !MMU
    279	default 0x00000000 if ARCH_FOOTBRIDGE
    280	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
    281	default 0x30000000 if ARCH_S3C24XX
    282	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
    283	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
    284	default 0
    285	help
    286	  Please provide the physical address corresponding to the
    287	  location of main memory in your system.
    288
    289config GENERIC_BUG
    290	def_bool y
    291	depends on BUG
    292
    293config PGTABLE_LEVELS
    294	int
    295	default 3 if ARM_LPAE
    296	default 2
    297
    298menu "System Type"
    299
    300config MMU
    301	bool "MMU-based Paged Memory Management Support"
    302	default y
    303	help
    304	  Select if you want MMU-based virtualised addressing space
    305	  support by paged memory management. If unsure, say 'Y'.
    306
    307config ARM_SINGLE_ARMV7M
    308	def_bool !MMU
    309	select ARM_NVIC
    310	select AUTO_ZRELADDR
    311	select TIMER_OF
    312	select COMMON_CLK
    313	select CPU_V7M
    314	select NO_IOPORT_MAP
    315	select SPARSE_IRQ
    316	select USE_OF
    317
    318config ARCH_MMAP_RND_BITS_MIN
    319	default 8
    320
    321config ARCH_MMAP_RND_BITS_MAX
    322	default 14 if PAGE_OFFSET=0x40000000
    323	default 15 if PAGE_OFFSET=0x80000000
    324	default 16
    325
    326#
    327# The "ARM system type" choice list is ordered alphabetically by option
    328# text.  Please add new entries in the option alphabetic order.
    329#
    330choice
    331	prompt "ARM system type"
    332	depends on MMU
    333	default ARCH_MULTIPLATFORM
    334
    335config ARCH_MULTIPLATFORM
    336	bool "Allow multiple platforms to be selected"
    337	select ARCH_FLATMEM_ENABLE
    338	select ARCH_SPARSEMEM_ENABLE
    339	select ARCH_SELECT_MEMORY_MODEL
    340	select ARM_HAS_SG_CHAIN
    341	select ARM_PATCH_PHYS_VIRT
    342	select AUTO_ZRELADDR
    343	select TIMER_OF
    344	select COMMON_CLK
    345	select HAVE_PCI
    346	select PCI_DOMAINS_GENERIC if PCI
    347	select SPARSE_IRQ
    348	select USE_OF
    349
    350config ARCH_FOOTBRIDGE
    351	bool "FootBridge"
    352	depends on CPU_LITTLE_ENDIAN
    353	select CPU_SA110
    354	select FOOTBRIDGE
    355	select NEED_MACH_MEMORY_H
    356	help
    357	  Support for systems based on the DC21285 companion chip
    358	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
    359
    360config ARCH_RPC
    361	bool "RiscPC"
    362	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
    363	depends on CPU_LITTLE_ENDIAN
    364	select ARCH_ACORN
    365	select ARCH_MAY_HAVE_PC_FDC
    366	select ARCH_SPARSEMEM_ENABLE
    367	select ARM_HAS_SG_CHAIN
    368	select CPU_SA110
    369	select FIQ
    370	select HAVE_PATA_PLATFORM
    371	select ISA_DMA_API
    372	select LEGACY_TIMER_TICK
    373	select NEED_MACH_IO_H
    374	select NEED_MACH_MEMORY_H
    375	select NO_IOPORT_MAP
    376	help
    377	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
    378	  CD-ROM interface, serial and parallel port, and the floppy drive.
    379
    380config ARCH_SA1100
    381	bool "SA1100-based"
    382	depends on CPU_LITTLE_ENDIAN
    383	select ARCH_MTD_XIP
    384	select ARCH_SPARSEMEM_ENABLE
    385	select CLKSRC_MMIO
    386	select CLKSRC_PXA
    387	select TIMER_OF if OF
    388	select COMMON_CLK
    389	select CPU_FREQ
    390	select CPU_SA1100
    391	select GPIOLIB
    392	select IRQ_DOMAIN
    393	select ISA
    394	select NEED_MACH_MEMORY_H
    395	select SPARSE_IRQ
    396	help
    397	  Support for StrongARM 11x0 based boards.
    398
    399endchoice
    400
    401menu "Multiple platform selection"
    402	depends on ARCH_MULTIPLATFORM
    403
    404comment "CPU Core family selection"
    405
    406config ARCH_MULTI_V4
    407	bool "ARMv4 based platforms (FA526)"
    408	depends on !ARCH_MULTI_V6_V7
    409	select ARCH_MULTI_V4_V5
    410	select CPU_FA526
    411
    412config ARCH_MULTI_V4T
    413	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
    414	depends on !ARCH_MULTI_V6_V7
    415	select ARCH_MULTI_V4_V5
    416	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
    417		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
    418		CPU_ARM925T || CPU_ARM940T)
    419
    420config ARCH_MULTI_V5
    421	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
    422	depends on !ARCH_MULTI_V6_V7
    423	select ARCH_MULTI_V4_V5
    424	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
    425		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
    426		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
    427
    428config ARCH_MULTI_V4_V5
    429	bool
    430
    431config ARCH_MULTI_V6
    432	bool "ARMv6 based platforms (ARM11)"
    433	select ARCH_MULTI_V6_V7
    434	select CPU_V6K
    435
    436config ARCH_MULTI_V7
    437	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
    438	default y
    439	select ARCH_MULTI_V6_V7
    440	select CPU_V7
    441	select HAVE_SMP
    442
    443config ARCH_MULTI_V6_V7
    444	bool
    445	select MIGHT_HAVE_CACHE_L2X0
    446
    447config ARCH_MULTI_CPU_AUTO
    448	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
    449	select ARCH_MULTI_V5
    450
    451endmenu
    452
    453config ARCH_VIRT
    454	bool "Dummy Virtual Machine"
    455	depends on ARCH_MULTI_V7
    456	select ARM_AMBA
    457	select ARM_GIC
    458	select ARM_GIC_V2M if PCI
    459	select ARM_GIC_V3
    460	select ARM_GIC_V3_ITS if PCI
    461	select ARM_PSCI
    462	select HAVE_ARM_ARCH_TIMER
    463
    464config ARCH_AIROHA
    465	bool "Airoha SoC Support"
    466	depends on ARCH_MULTI_V7
    467	select ARM_AMBA
    468	select ARM_GIC
    469	select ARM_GIC_V3
    470	select ARM_PSCI
    471	select HAVE_ARM_ARCH_TIMER
    472	select COMMON_CLK
    473	help
    474	  Support for Airoha EN7523 SoCs
    475
    476#
    477# This is sorted alphabetically by mach-* pathname.  However, plat-*
    478# Kconfigs may be included either alphabetically (according to the
    479# plat- suffix) or along side the corresponding mach-* source.
    480#
    481source "arch/arm/mach-actions/Kconfig"
    482
    483source "arch/arm/mach-alpine/Kconfig"
    484
    485source "arch/arm/mach-artpec/Kconfig"
    486
    487source "arch/arm/mach-asm9260/Kconfig"
    488
    489source "arch/arm/mach-aspeed/Kconfig"
    490
    491source "arch/arm/mach-at91/Kconfig"
    492
    493source "arch/arm/mach-axxia/Kconfig"
    494
    495source "arch/arm/mach-bcm/Kconfig"
    496
    497source "arch/arm/mach-berlin/Kconfig"
    498
    499source "arch/arm/mach-clps711x/Kconfig"
    500
    501source "arch/arm/mach-cns3xxx/Kconfig"
    502
    503source "arch/arm/mach-davinci/Kconfig"
    504
    505source "arch/arm/mach-digicolor/Kconfig"
    506
    507source "arch/arm/mach-dove/Kconfig"
    508
    509source "arch/arm/mach-ep93xx/Kconfig"
    510
    511source "arch/arm/mach-exynos/Kconfig"
    512
    513source "arch/arm/mach-footbridge/Kconfig"
    514
    515source "arch/arm/mach-gemini/Kconfig"
    516
    517source "arch/arm/mach-highbank/Kconfig"
    518
    519source "arch/arm/mach-hisi/Kconfig"
    520
    521source "arch/arm/mach-hpe/Kconfig"
    522
    523source "arch/arm/mach-imx/Kconfig"
    524
    525source "arch/arm/mach-iop32x/Kconfig"
    526
    527source "arch/arm/mach-ixp4xx/Kconfig"
    528
    529source "arch/arm/mach-keystone/Kconfig"
    530
    531source "arch/arm/mach-lpc32xx/Kconfig"
    532
    533source "arch/arm/mach-mediatek/Kconfig"
    534
    535source "arch/arm/mach-meson/Kconfig"
    536
    537source "arch/arm/mach-milbeaut/Kconfig"
    538
    539source "arch/arm/mach-mmp/Kconfig"
    540
    541source "arch/arm/mach-moxart/Kconfig"
    542
    543source "arch/arm/mach-mstar/Kconfig"
    544
    545source "arch/arm/mach-mv78xx0/Kconfig"
    546
    547source "arch/arm/mach-mvebu/Kconfig"
    548
    549source "arch/arm/mach-mxs/Kconfig"
    550
    551source "arch/arm/mach-nomadik/Kconfig"
    552
    553source "arch/arm/mach-npcm/Kconfig"
    554
    555source "arch/arm/mach-nspire/Kconfig"
    556
    557source "arch/arm/mach-omap1/Kconfig"
    558
    559source "arch/arm/mach-omap2/Kconfig"
    560
    561source "arch/arm/mach-orion5x/Kconfig"
    562
    563source "arch/arm/mach-oxnas/Kconfig"
    564
    565source "arch/arm/mach-pxa/Kconfig"
    566
    567source "arch/arm/mach-qcom/Kconfig"
    568
    569source "arch/arm/mach-rda/Kconfig"
    570
    571source "arch/arm/mach-realtek/Kconfig"
    572
    573source "arch/arm/mach-rockchip/Kconfig"
    574
    575source "arch/arm/mach-s3c/Kconfig"
    576
    577source "arch/arm/mach-s5pv210/Kconfig"
    578
    579source "arch/arm/mach-sa1100/Kconfig"
    580
    581source "arch/arm/mach-shmobile/Kconfig"
    582
    583source "arch/arm/mach-socfpga/Kconfig"
    584
    585source "arch/arm/mach-spear/Kconfig"
    586
    587source "arch/arm/mach-sti/Kconfig"
    588
    589source "arch/arm/mach-stm32/Kconfig"
    590
    591source "arch/arm/mach-sunxi/Kconfig"
    592
    593source "arch/arm/mach-tegra/Kconfig"
    594
    595source "arch/arm/mach-uniphier/Kconfig"
    596
    597source "arch/arm/mach-ux500/Kconfig"
    598
    599source "arch/arm/mach-versatile/Kconfig"
    600
    601source "arch/arm/mach-vt8500/Kconfig"
    602
    603source "arch/arm/mach-zynq/Kconfig"
    604
    605# ARMv7-M architecture
    606config ARCH_LPC18XX
    607	bool "NXP LPC18xx/LPC43xx"
    608	depends on ARM_SINGLE_ARMV7M
    609	select ARCH_HAS_RESET_CONTROLLER
    610	select ARM_AMBA
    611	select CLKSRC_LPC32XX
    612	select PINCTRL
    613	help
    614	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
    615	  high performance microcontrollers.
    616
    617config ARCH_MPS2
    618	bool "ARM MPS2 platform"
    619	depends on ARM_SINGLE_ARMV7M
    620	select ARM_AMBA
    621	select CLKSRC_MPS2
    622	help
    623	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
    624	  with a range of available cores like Cortex-M3/M4/M7.
    625
    626	  Please, note that depends which Application Note is used memory map
    627	  for the platform may vary, so adjustment of RAM base might be needed.
    628
    629# Definitions to make life easier
    630config ARCH_ACORN
    631	bool
    632
    633config PLAT_ORION
    634	bool
    635	select CLKSRC_MMIO
    636	select COMMON_CLK
    637	select GENERIC_IRQ_CHIP
    638	select IRQ_DOMAIN
    639
    640config PLAT_ORION_LEGACY
    641	bool
    642	select PLAT_ORION
    643
    644config PLAT_VERSATILE
    645	bool
    646
    647source "arch/arm/mm/Kconfig"
    648
    649config IWMMXT
    650	bool "Enable iWMMXt support"
    651	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
    652	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
    653	help
    654	  Enable support for iWMMXt context switching at run time if
    655	  running on a CPU that supports it.
    656
    657if !MMU
    658source "arch/arm/Kconfig-nommu"
    659endif
    660
    661config PJ4B_ERRATA_4742
    662	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
    663	depends on CPU_PJ4B && MACH_ARMADA_370
    664	default y
    665	help
    666	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
    667	  Event (WFE) IDLE states, a specific timing sensitivity exists between
    668	  the retiring WFI/WFE instructions and the newly issued subsequent
    669	  instructions.  This sensitivity can result in a CPU hang scenario.
    670	  Workaround:
    671	  The software must insert either a Data Synchronization Barrier (DSB)
    672	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
    673	  instruction
    674
    675config ARM_ERRATA_326103
    676	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
    677	depends on CPU_V6
    678	help
    679	  Executing a SWP instruction to read-only memory does not set bit 11
    680	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
    681	  treat the access as a read, preventing a COW from occurring and
    682	  causing the faulting task to livelock.
    683
    684config ARM_ERRATA_411920
    685	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
    686	depends on CPU_V6 || CPU_V6K
    687	help
    688	  Invalidation of the Instruction Cache operation can
    689	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
    690	  It does not affect the MPCore. This option enables the ARM Ltd.
    691	  recommended workaround.
    692
    693config ARM_ERRATA_430973
    694	bool "ARM errata: Stale prediction on replaced interworking branch"
    695	depends on CPU_V7
    696	help
    697	  This option enables the workaround for the 430973 Cortex-A8
    698	  r1p* erratum. If a code sequence containing an ARM/Thumb
    699	  interworking branch is replaced with another code sequence at the
    700	  same virtual address, whether due to self-modifying code or virtual
    701	  to physical address re-mapping, Cortex-A8 does not recover from the
    702	  stale interworking branch prediction. This results in Cortex-A8
    703	  executing the new code sequence in the incorrect ARM or Thumb state.
    704	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
    705	  and also flushes the branch target cache at every context switch.
    706	  Note that setting specific bits in the ACTLR register may not be
    707	  available in non-secure mode.
    708
    709config ARM_ERRATA_458693
    710	bool "ARM errata: Processor deadlock when a false hazard is created"
    711	depends on CPU_V7
    712	depends on !ARCH_MULTIPLATFORM
    713	help
    714	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
    715	  erratum. For very specific sequences of memory operations, it is
    716	  possible for a hazard condition intended for a cache line to instead
    717	  be incorrectly associated with a different cache line. This false
    718	  hazard might then cause a processor deadlock. The workaround enables
    719	  the L1 caching of the NEON accesses and disables the PLD instruction
    720	  in the ACTLR register. Note that setting specific bits in the ACTLR
    721	  register may not be available in non-secure mode.
    722
    723config ARM_ERRATA_460075
    724	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
    725	depends on CPU_V7
    726	depends on !ARCH_MULTIPLATFORM
    727	help
    728	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
    729	  erratum. Any asynchronous access to the L2 cache may encounter a
    730	  situation in which recent store transactions to the L2 cache are lost
    731	  and overwritten with stale memory contents from external memory. The
    732	  workaround disables the write-allocate mode for the L2 cache via the
    733	  ACTLR register. Note that setting specific bits in the ACTLR register
    734	  may not be available in non-secure mode.
    735
    736config ARM_ERRATA_742230
    737	bool "ARM errata: DMB operation may be faulty"
    738	depends on CPU_V7 && SMP
    739	depends on !ARCH_MULTIPLATFORM
    740	help
    741	  This option enables the workaround for the 742230 Cortex-A9
    742	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
    743	  between two write operations may not ensure the correct visibility
    744	  ordering of the two writes. This workaround sets a specific bit in
    745	  the diagnostic register of the Cortex-A9 which causes the DMB
    746	  instruction to behave as a DSB, ensuring the correct behaviour of
    747	  the two writes.
    748
    749config ARM_ERRATA_742231
    750	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
    751	depends on CPU_V7 && SMP
    752	depends on !ARCH_MULTIPLATFORM
    753	help
    754	  This option enables the workaround for the 742231 Cortex-A9
    755	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
    756	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
    757	  accessing some data located in the same cache line, may get corrupted
    758	  data due to bad handling of the address hazard when the line gets
    759	  replaced from one of the CPUs at the same time as another CPU is
    760	  accessing it. This workaround sets specific bits in the diagnostic
    761	  register of the Cortex-A9 which reduces the linefill issuing
    762	  capabilities of the processor.
    763
    764config ARM_ERRATA_643719
    765	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
    766	depends on CPU_V7 && SMP
    767	default y
    768	help
    769	  This option enables the workaround for the 643719 Cortex-A9 (prior to
    770	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
    771	  register returns zero when it should return one. The workaround
    772	  corrects this value, ensuring cache maintenance operations which use
    773	  it behave as intended and avoiding data corruption.
    774
    775config ARM_ERRATA_720789
    776	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
    777	depends on CPU_V7
    778	help
    779	  This option enables the workaround for the 720789 Cortex-A9 (prior to
    780	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
    781	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
    782	  As a consequence of this erratum, some TLB entries which should be
    783	  invalidated are not, resulting in an incoherency in the system page
    784	  tables. The workaround changes the TLB flushing routines to invalidate
    785	  entries regardless of the ASID.
    786
    787config ARM_ERRATA_743622
    788	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
    789	depends on CPU_V7
    790	depends on !ARCH_MULTIPLATFORM
    791	help
    792	  This option enables the workaround for the 743622 Cortex-A9
    793	  (r2p*) erratum. Under very rare conditions, a faulty
    794	  optimisation in the Cortex-A9 Store Buffer may lead to data
    795	  corruption. This workaround sets a specific bit in the diagnostic
    796	  register of the Cortex-A9 which disables the Store Buffer
    797	  optimisation, preventing the defect from occurring. This has no
    798	  visible impact on the overall performance or power consumption of the
    799	  processor.
    800
    801config ARM_ERRATA_751472
    802	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
    803	depends on CPU_V7
    804	depends on !ARCH_MULTIPLATFORM
    805	help
    806	  This option enables the workaround for the 751472 Cortex-A9 (prior
    807	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
    808	  completion of a following broadcasted operation if the second
    809	  operation is received by a CPU before the ICIALLUIS has completed,
    810	  potentially leading to corrupted entries in the cache or TLB.
    811
    812config ARM_ERRATA_754322
    813	bool "ARM errata: possible faulty MMU translations following an ASID switch"
    814	depends on CPU_V7
    815	help
    816	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
    817	  r3p*) erratum. A speculative memory access may cause a page table walk
    818	  which starts prior to an ASID switch but completes afterwards. This
    819	  can populate the micro-TLB with a stale entry which may be hit with
    820	  the new ASID. This workaround places two dsb instructions in the mm
    821	  switching code so that no page table walks can cross the ASID switch.
    822
    823config ARM_ERRATA_754327
    824	bool "ARM errata: no automatic Store Buffer drain"
    825	depends on CPU_V7 && SMP
    826	help
    827	  This option enables the workaround for the 754327 Cortex-A9 (prior to
    828	  r2p0) erratum. The Store Buffer does not have any automatic draining
    829	  mechanism and therefore a livelock may occur if an external agent
    830	  continuously polls a memory location waiting to observe an update.
    831	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
    832	  written polling loops from denying visibility of updates to memory.
    833
    834config ARM_ERRATA_364296
    835	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
    836	depends on CPU_V6
    837	help
    838	  This options enables the workaround for the 364296 ARM1136
    839	  r0p2 erratum (possible cache data corruption with
    840	  hit-under-miss enabled). It sets the undocumented bit 31 in
    841	  the auxiliary control register and the FI bit in the control
    842	  register, thus disabling hit-under-miss without putting the
    843	  processor into full low interrupt latency mode. ARM11MPCore
    844	  is not affected.
    845
    846config ARM_ERRATA_764369
    847	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
    848	depends on CPU_V7 && SMP
    849	help
    850	  This option enables the workaround for erratum 764369
    851	  affecting Cortex-A9 MPCore with two or more processors (all
    852	  current revisions). Under certain timing circumstances, a data
    853	  cache line maintenance operation by MVA targeting an Inner
    854	  Shareable memory region may fail to proceed up to either the
    855	  Point of Coherency or to the Point of Unification of the
    856	  system. This workaround adds a DSB instruction before the
    857	  relevant cache maintenance functions and sets a specific bit
    858	  in the diagnostic control register of the SCU.
    859
    860config ARM_ERRATA_764319
    861	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
    862	depends on CPU_V7
    863	help
    864	  This option enables the workaround for the 764319 Cortex A-9 erratum.
    865	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
    866	  unexpected Undefined Instruction exception when the DBGSWENABLE
    867	  external pin is set to 0, even when the CP14 accesses are performed
    868	  from a privileged mode. This work around catches the exception in a
    869	  way the kernel does not stop execution.
    870
    871config ARM_ERRATA_775420
    872       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
    873       depends on CPU_V7
    874       help
    875	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
    876	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
    877	 operation aborts with MMU exception, it might cause the processor
    878	 to deadlock. This workaround puts DSB before executing ISB if
    879	 an abort may occur on cache maintenance.
    880
    881config ARM_ERRATA_798181
    882	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
    883	depends on CPU_V7 && SMP
    884	help
    885	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
    886	  adequately shooting down all use of the old entries. This
    887	  option enables the Linux kernel workaround for this erratum
    888	  which sends an IPI to the CPUs that are running the same ASID
    889	  as the one being invalidated.
    890
    891config ARM_ERRATA_773022
    892	bool "ARM errata: incorrect instructions may be executed from loop buffer"
    893	depends on CPU_V7
    894	help
    895	  This option enables the workaround for the 773022 Cortex-A15
    896	  (up to r0p4) erratum. In certain rare sequences of code, the
    897	  loop buffer may deliver incorrect instructions. This
    898	  workaround disables the loop buffer to avoid the erratum.
    899
    900config ARM_ERRATA_818325_852422
    901	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
    902	depends on CPU_V7
    903	help
    904	  This option enables the workaround for:
    905	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
    906	    instruction might deadlock.  Fixed in r0p1.
    907	  - Cortex-A12 852422: Execution of a sequence of instructions might
    908	    lead to either a data corruption or a CPU deadlock.  Not fixed in
    909	    any Cortex-A12 cores yet.
    910	  This workaround for all both errata involves setting bit[12] of the
    911	  Feature Register. This bit disables an optimisation applied to a
    912	  sequence of 2 instructions that use opposing condition codes.
    913
    914config ARM_ERRATA_821420
    915	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
    916	depends on CPU_V7
    917	help
    918	  This option enables the workaround for the 821420 Cortex-A12
    919	  (all revs) erratum. In very rare timing conditions, a sequence
    920	  of VMOV to Core registers instructions, for which the second
    921	  one is in the shadow of a branch or abort, can lead to a
    922	  deadlock when the VMOV instructions are issued out-of-order.
    923
    924config ARM_ERRATA_825619
    925	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
    926	depends on CPU_V7
    927	help
    928	  This option enables the workaround for the 825619 Cortex-A12
    929	  (all revs) erratum. Within rare timing constraints, executing a
    930	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
    931	  and Device/Strongly-Ordered loads and stores might cause deadlock
    932
    933config ARM_ERRATA_857271
    934	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
    935	depends on CPU_V7
    936	help
    937	  This option enables the workaround for the 857271 Cortex-A12
    938	  (all revs) erratum. Under very rare timing conditions, the CPU might
    939	  hang. The workaround is expected to have a < 1% performance impact.
    940
    941config ARM_ERRATA_852421
    942	bool "ARM errata: A17: DMB ST might fail to create order between stores"
    943	depends on CPU_V7
    944	help
    945	  This option enables the workaround for the 852421 Cortex-A17
    946	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
    947	  execution of a DMB ST instruction might fail to properly order
    948	  stores from GroupA and stores from GroupB.
    949
    950config ARM_ERRATA_852423
    951	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
    952	depends on CPU_V7
    953	help
    954	  This option enables the workaround for:
    955	  - Cortex-A17 852423: Execution of a sequence of instructions might
    956	    lead to either a data corruption or a CPU deadlock.  Not fixed in
    957	    any Cortex-A17 cores yet.
    958	  This is identical to Cortex-A12 erratum 852422.  It is a separate
    959	  config option from the A12 erratum due to the way errata are checked
    960	  for and handled.
    961
    962config ARM_ERRATA_857272
    963	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
    964	depends on CPU_V7
    965	help
    966	  This option enables the workaround for the 857272 Cortex-A17 erratum.
    967	  This erratum is not known to be fixed in any A17 revision.
    968	  This is identical to Cortex-A12 erratum 857271.  It is a separate
    969	  config option from the A12 erratum due to the way errata are checked
    970	  for and handled.
    971
    972endmenu
    973
    974source "arch/arm/common/Kconfig"
    975
    976menu "Bus support"
    977
    978config ISA
    979	bool
    980	help
    981	  Find out whether you have ISA slots on your motherboard.  ISA is the
    982	  name of a bus system, i.e. the way the CPU talks to the other stuff
    983	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
    984	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
    985	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
    986
    987# Select ISA DMA controller support
    988config ISA_DMA
    989	bool
    990	select ISA_DMA_API
    991
    992# Select ISA DMA interface
    993config ISA_DMA_API
    994	bool
    995
    996config PCI_NANOENGINE
    997	bool "BSE nanoEngine PCI support"
    998	depends on SA1100_NANOENGINE
    999	help
   1000	  Enable PCI on the BSE nanoEngine board.
   1001
   1002config ARM_ERRATA_814220
   1003	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
   1004	depends on CPU_V7
   1005	help
   1006	  The v7 ARM states that all cache and branch predictor maintenance
   1007	  operations that do not specify an address execute, relative to
   1008	  each other, in program order.
   1009	  However, because of this erratum, an L2 set/way cache maintenance
   1010	  operation can overtake an L1 set/way cache maintenance operation.
   1011	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
   1012	  r0p4, r0p5.
   1013
   1014endmenu
   1015
   1016menu "Kernel Features"
   1017
   1018config HAVE_SMP
   1019	bool
   1020	help
   1021	  This option should be selected by machines which have an SMP-
   1022	  capable CPU.
   1023
   1024	  The only effect of this option is to make the SMP-related
   1025	  options available to the user for configuration.
   1026
   1027config SMP
   1028	bool "Symmetric Multi-Processing"
   1029	depends on CPU_V6K || CPU_V7
   1030	depends on HAVE_SMP
   1031	depends on MMU || ARM_MPU
   1032	select IRQ_WORK
   1033	help
   1034	  This enables support for systems with more than one CPU. If you have
   1035	  a system with only one CPU, say N. If you have a system with more
   1036	  than one CPU, say Y.
   1037
   1038	  If you say N here, the kernel will run on uni- and multiprocessor
   1039	  machines, but will use only one CPU of a multiprocessor machine. If
   1040	  you say Y here, the kernel will run on many, but not all,
   1041	  uniprocessor machines. On a uniprocessor machine, the kernel
   1042	  will run faster if you say N here.
   1043
   1044	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
   1045	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
   1046	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
   1047
   1048	  If you don't know what to do here, say N.
   1049
   1050config SMP_ON_UP
   1051	bool "Allow booting SMP kernel on uniprocessor systems"
   1052	depends on SMP && !XIP_KERNEL && MMU
   1053	default y
   1054	help
   1055	  SMP kernels contain instructions which fail on non-SMP processors.
   1056	  Enabling this option allows the kernel to modify itself to make
   1057	  these instructions safe.  Disabling it allows about 1K of space
   1058	  savings.
   1059
   1060	  If you don't know what to do here, say Y.
   1061
   1062
   1063config CURRENT_POINTER_IN_TPIDRURO
   1064	def_bool y
   1065	depends on CPU_32v6K && !CPU_V6
   1066
   1067config IRQSTACKS
   1068	def_bool y
   1069	select HAVE_IRQ_EXIT_ON_IRQ_STACK
   1070	select HAVE_SOFTIRQ_ON_OWN_STACK
   1071
   1072config ARM_CPU_TOPOLOGY
   1073	bool "Support cpu topology definition"
   1074	depends on SMP && CPU_V7
   1075	default y
   1076	help
   1077	  Support ARM cpu topology definition. The MPIDR register defines
   1078	  affinity between processors which is then used to describe the cpu
   1079	  topology of an ARM System.
   1080
   1081config SCHED_MC
   1082	bool "Multi-core scheduler support"
   1083	depends on ARM_CPU_TOPOLOGY
   1084	help
   1085	  Multi-core scheduler support improves the CPU scheduler's decision
   1086	  making when dealing with multi-core CPU chips at a cost of slightly
   1087	  increased overhead in some places. If unsure say N here.
   1088
   1089config SCHED_SMT
   1090	bool "SMT scheduler support"
   1091	depends on ARM_CPU_TOPOLOGY
   1092	help
   1093	  Improves the CPU scheduler's decision making when dealing with
   1094	  MultiThreading at a cost of slightly increased overhead in some
   1095	  places. If unsure say N here.
   1096
   1097config HAVE_ARM_SCU
   1098	bool
   1099	help
   1100	  This option enables support for the ARM snoop control unit
   1101
   1102config HAVE_ARM_ARCH_TIMER
   1103	bool "Architected timer support"
   1104	depends on CPU_V7
   1105	select ARM_ARCH_TIMER
   1106	help
   1107	  This option enables support for the ARM architected timer
   1108
   1109config HAVE_ARM_TWD
   1110	bool
   1111	help
   1112	  This options enables support for the ARM timer and watchdog unit
   1113
   1114config MCPM
   1115	bool "Multi-Cluster Power Management"
   1116	depends on CPU_V7 && SMP
   1117	help
   1118	  This option provides the common power management infrastructure
   1119	  for (multi-)cluster based systems, such as big.LITTLE based
   1120	  systems.
   1121
   1122config MCPM_QUAD_CLUSTER
   1123	bool
   1124	depends on MCPM
   1125	help
   1126	  To avoid wasting resources unnecessarily, MCPM only supports up
   1127	  to 2 clusters by default.
   1128	  Platforms with 3 or 4 clusters that use MCPM must select this
   1129	  option to allow the additional clusters to be managed.
   1130
   1131config BIG_LITTLE
   1132	bool "big.LITTLE support (Experimental)"
   1133	depends on CPU_V7 && SMP
   1134	select MCPM
   1135	help
   1136	  This option enables support selections for the big.LITTLE
   1137	  system architecture.
   1138
   1139config BL_SWITCHER
   1140	bool "big.LITTLE switcher support"
   1141	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
   1142	select CPU_PM
   1143	help
   1144	  The big.LITTLE "switcher" provides the core functionality to
   1145	  transparently handle transition between a cluster of A15's
   1146	  and a cluster of A7's in a big.LITTLE system.
   1147
   1148config BL_SWITCHER_DUMMY_IF
   1149	tristate "Simple big.LITTLE switcher user interface"
   1150	depends on BL_SWITCHER && DEBUG_KERNEL
   1151	help
   1152	  This is a simple and dummy char dev interface to control
   1153	  the big.LITTLE switcher core code.  It is meant for
   1154	  debugging purposes only.
   1155
   1156choice
   1157	prompt "Memory split"
   1158	depends on MMU
   1159	default VMSPLIT_3G
   1160	help
   1161	  Select the desired split between kernel and user memory.
   1162
   1163	  If you are not absolutely sure what you are doing, leave this
   1164	  option alone!
   1165
   1166	config VMSPLIT_3G
   1167		bool "3G/1G user/kernel split"
   1168	config VMSPLIT_3G_OPT
   1169		depends on !ARM_LPAE
   1170		bool "3G/1G user/kernel split (for full 1G low memory)"
   1171	config VMSPLIT_2G
   1172		bool "2G/2G user/kernel split"
   1173	config VMSPLIT_1G
   1174		bool "1G/3G user/kernel split"
   1175endchoice
   1176
   1177config PAGE_OFFSET
   1178	hex
   1179	default PHYS_OFFSET if !MMU
   1180	default 0x40000000 if VMSPLIT_1G
   1181	default 0x80000000 if VMSPLIT_2G
   1182	default 0xB0000000 if VMSPLIT_3G_OPT
   1183	default 0xC0000000
   1184
   1185config KASAN_SHADOW_OFFSET
   1186	hex
   1187	depends on KASAN
   1188	default 0x1f000000 if PAGE_OFFSET=0x40000000
   1189	default 0x5f000000 if PAGE_OFFSET=0x80000000
   1190	default 0x9f000000 if PAGE_OFFSET=0xC0000000
   1191	default 0x8f000000 if PAGE_OFFSET=0xB0000000
   1192	default 0xffffffff
   1193
   1194config NR_CPUS
   1195	int "Maximum number of CPUs (2-32)"
   1196	range 2 16 if DEBUG_KMAP_LOCAL
   1197	range 2 32 if !DEBUG_KMAP_LOCAL
   1198	depends on SMP
   1199	default "4"
   1200	help
   1201	  The maximum number of CPUs that the kernel can support.
   1202	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
   1203	  debugging is enabled, which uses half of the per-CPU fixmap
   1204	  slots as guard regions.
   1205
   1206config HOTPLUG_CPU
   1207	bool "Support for hot-pluggable CPUs"
   1208	depends on SMP
   1209	select GENERIC_IRQ_MIGRATION
   1210	help
   1211	  Say Y here to experiment with turning CPUs off and on.  CPUs
   1212	  can be controlled through /sys/devices/system/cpu.
   1213
   1214config ARM_PSCI
   1215	bool "Support for the ARM Power State Coordination Interface (PSCI)"
   1216	depends on HAVE_ARM_SMCCC
   1217	select ARM_PSCI_FW
   1218	help
   1219	  Say Y here if you want Linux to communicate with system firmware
   1220	  implementing the PSCI specification for CPU-centric power
   1221	  management operations described in ARM document number ARM DEN
   1222	  0022A ("Power State Coordination Interface System Software on
   1223	  ARM processors").
   1224
   1225# The GPIO number here must be sorted by descending number. In case of
   1226# a multiplatform kernel, we just want the highest value required by the
   1227# selected platforms.
   1228config ARCH_NR_GPIO
   1229	int
   1230	default 2048 if ARCH_INTEL_SOCFPGA
   1231	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
   1232		ARCH_ZYNQ || ARCH_ASPEED
   1233	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
   1234		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
   1235	default 416 if ARCH_SUNXI
   1236	default 392 if ARCH_U8500
   1237	default 352 if ARCH_VT8500
   1238	default 288 if ARCH_ROCKCHIP
   1239	default 264 if MACH_H4700
   1240	default 0
   1241	help
   1242	  Maximum number of GPIOs in the system.
   1243
   1244	  If unsure, leave the default value.
   1245
   1246config HZ_FIXED
   1247	int
   1248	default 128 if SOC_AT91RM9200
   1249	default 0
   1250
   1251choice
   1252	depends on HZ_FIXED = 0
   1253	prompt "Timer frequency"
   1254
   1255config HZ_100
   1256	bool "100 Hz"
   1257
   1258config HZ_200
   1259	bool "200 Hz"
   1260
   1261config HZ_250
   1262	bool "250 Hz"
   1263
   1264config HZ_300
   1265	bool "300 Hz"
   1266
   1267config HZ_500
   1268	bool "500 Hz"
   1269
   1270config HZ_1000
   1271	bool "1000 Hz"
   1272
   1273endchoice
   1274
   1275config HZ
   1276	int
   1277	default HZ_FIXED if HZ_FIXED != 0
   1278	default 100 if HZ_100
   1279	default 200 if HZ_200
   1280	default 250 if HZ_250
   1281	default 300 if HZ_300
   1282	default 500 if HZ_500
   1283	default 1000
   1284
   1285config SCHED_HRTICK
   1286	def_bool HIGH_RES_TIMERS
   1287
   1288config THUMB2_KERNEL
   1289	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
   1290	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
   1291	default y if CPU_THUMBONLY
   1292	select ARM_UNWIND
   1293	help
   1294	  By enabling this option, the kernel will be compiled in
   1295	  Thumb-2 mode.
   1296
   1297	  If unsure, say N.
   1298
   1299config ARM_PATCH_IDIV
   1300	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
   1301	depends on CPU_32v7 && !XIP_KERNEL
   1302	default y
   1303	help
   1304	  The ARM compiler inserts calls to __aeabi_idiv() and
   1305	  __aeabi_uidiv() when it needs to perform division on signed
   1306	  and unsigned integers. Some v7 CPUs have support for the sdiv
   1307	  and udiv instructions that can be used to implement those
   1308	  functions.
   1309
   1310	  Enabling this option allows the kernel to modify itself to
   1311	  replace the first two instructions of these library functions
   1312	  with the sdiv or udiv plus "bx lr" instructions when the CPU
   1313	  it is running on supports them. Typically this will be faster
   1314	  and less power intensive than running the original library
   1315	  code to do integer division.
   1316
   1317config AEABI
   1318	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
   1319		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
   1320	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
   1321	help
   1322	  This option allows for the kernel to be compiled using the latest
   1323	  ARM ABI (aka EABI).  This is only useful if you are using a user
   1324	  space environment that is also compiled with EABI.
   1325
   1326	  Since there are major incompatibilities between the legacy ABI and
   1327	  EABI, especially with regard to structure member alignment, this
   1328	  option also changes the kernel syscall calling convention to
   1329	  disambiguate both ABIs and allow for backward compatibility support
   1330	  (selected with CONFIG_OABI_COMPAT).
   1331
   1332	  To use this you need GCC version 4.0.0 or later.
   1333
   1334config OABI_COMPAT
   1335	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
   1336	depends on AEABI && !THUMB2_KERNEL
   1337	help
   1338	  This option preserves the old syscall interface along with the
   1339	  new (ARM EABI) one. It also provides a compatibility layer to
   1340	  intercept syscalls that have structure arguments which layout
   1341	  in memory differs between the legacy ABI and the new ARM EABI
   1342	  (only for non "thumb" binaries). This option adds a tiny
   1343	  overhead to all syscalls and produces a slightly larger kernel.
   1344
   1345	  The seccomp filter system will not be available when this is
   1346	  selected, since there is no way yet to sensibly distinguish
   1347	  between calling conventions during filtering.
   1348
   1349	  If you know you'll be using only pure EABI user space then you
   1350	  can say N here. If this option is not selected and you attempt
   1351	  to execute a legacy ABI binary then the result will be
   1352	  UNPREDICTABLE (in fact it can be predicted that it won't work
   1353	  at all). If in doubt say N.
   1354
   1355config ARCH_SELECT_MEMORY_MODEL
   1356	bool
   1357
   1358config ARCH_FLATMEM_ENABLE
   1359	bool
   1360
   1361config ARCH_SPARSEMEM_ENABLE
   1362	bool
   1363	select SPARSEMEM_STATIC if SPARSEMEM
   1364
   1365config HIGHMEM
   1366	bool "High Memory Support"
   1367	depends on MMU
   1368	select KMAP_LOCAL
   1369	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
   1370	help
   1371	  The address space of ARM processors is only 4 Gigabytes large
   1372	  and it has to accommodate user address space, kernel address
   1373	  space as well as some memory mapped IO. That means that, if you
   1374	  have a large amount of physical memory and/or IO, not all of the
   1375	  memory can be "permanently mapped" by the kernel. The physical
   1376	  memory that is not permanently mapped is called "high memory".
   1377
   1378	  Depending on the selected kernel/user memory split, minimum
   1379	  vmalloc space and actual amount of RAM, you may not need this
   1380	  option which should result in a slightly faster kernel.
   1381
   1382	  If unsure, say n.
   1383
   1384config HIGHPTE
   1385	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
   1386	depends on HIGHMEM
   1387	default y
   1388	help
   1389	  The VM uses one page of physical memory for each page table.
   1390	  For systems with a lot of processes, this can use a lot of
   1391	  precious low memory, eventually leading to low memory being
   1392	  consumed by page tables.  Setting this option will allow
   1393	  user-space 2nd level page tables to reside in high memory.
   1394
   1395config CPU_SW_DOMAIN_PAN
   1396	bool "Enable use of CPU domains to implement privileged no-access"
   1397	depends on MMU && !ARM_LPAE
   1398	default y
   1399	help
   1400	  Increase kernel security by ensuring that normal kernel accesses
   1401	  are unable to access userspace addresses.  This can help prevent
   1402	  use-after-free bugs becoming an exploitable privilege escalation
   1403	  by ensuring that magic values (such as LIST_POISON) will always
   1404	  fault when dereferenced.
   1405
   1406	  CPUs with low-vector mappings use a best-efforts implementation.
   1407	  Their lower 1MB needs to remain accessible for the vectors, but
   1408	  the remainder of userspace will become appropriately inaccessible.
   1409
   1410config HW_PERF_EVENTS
   1411	def_bool y
   1412	depends on ARM_PMU
   1413
   1414config ARM_MODULE_PLTS
   1415	bool "Use PLTs to allow module memory to spill over into vmalloc area"
   1416	depends on MODULES
   1417	default y
   1418	help
   1419	  Allocate PLTs when loading modules so that jumps and calls whose
   1420	  targets are too far away for their relative offsets to be encoded
   1421	  in the instructions themselves can be bounced via veneers in the
   1422	  module's PLT. This allows modules to be allocated in the generic
   1423	  vmalloc area after the dedicated module memory area has been
   1424	  exhausted. The modules will use slightly more memory, but after
   1425	  rounding up to page size, the actual memory footprint is usually
   1426	  the same.
   1427
   1428	  Disabling this is usually safe for small single-platform
   1429	  configurations. If unsure, say y.
   1430
   1431config FORCE_MAX_ZONEORDER
   1432	int "Maximum zone order"
   1433	default "12" if SOC_AM33XX
   1434	default "9" if SA1111
   1435	default "11"
   1436	help
   1437	  The kernel memory allocator divides physically contiguous memory
   1438	  blocks into "zones", where each zone is a power of two number of
   1439	  pages.  This option selects the largest power of two that the kernel
   1440	  keeps in the memory allocator.  If you need to allocate very large
   1441	  blocks of physically contiguous memory, then you may need to
   1442	  increase this value.
   1443
   1444	  This config option is actually maximum order plus one. For example,
   1445	  a value of 11 means that the largest free memory block is 2^10 pages.
   1446
   1447config ALIGNMENT_TRAP
   1448	def_bool CPU_CP15_MMU
   1449	select HAVE_PROC_CPU if PROC_FS
   1450	help
   1451	  ARM processors cannot fetch/store information which is not
   1452	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
   1453	  address divisible by 4. On 32-bit ARM processors, these non-aligned
   1454	  fetch/store instructions will be emulated in software if you say
   1455	  here, which has a severe performance impact. This is necessary for
   1456	  correct operation of some network protocols. With an IP-only
   1457	  configuration it is safe to say N, otherwise say Y.
   1458
   1459config UACCESS_WITH_MEMCPY
   1460	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
   1461	depends on MMU
   1462	default y if CPU_FEROCEON
   1463	help
   1464	  Implement faster copy_to_user and clear_user methods for CPU
   1465	  cores where a 8-word STM instruction give significantly higher
   1466	  memory write throughput than a sequence of individual 32bit stores.
   1467
   1468	  A possible side effect is a slight increase in scheduling latency
   1469	  between threads sharing the same address space if they invoke
   1470	  such copy operations with large buffers.
   1471
   1472	  However, if the CPU data cache is using a write-allocate mode,
   1473	  this option is unlikely to provide any performance gain.
   1474
   1475config PARAVIRT
   1476	bool "Enable paravirtualization code"
   1477	help
   1478	  This changes the kernel so it can modify itself when it is run
   1479	  under a hypervisor, potentially improving performance significantly
   1480	  over full virtualization.
   1481
   1482config PARAVIRT_TIME_ACCOUNTING
   1483	bool "Paravirtual steal time accounting"
   1484	select PARAVIRT
   1485	help
   1486	  Select this option to enable fine granularity task steal time
   1487	  accounting. Time spent executing other tasks in parallel with
   1488	  the current vCPU is discounted from the vCPU power. To account for
   1489	  that, there can be a small performance impact.
   1490
   1491	  If in doubt, say N here.
   1492
   1493config XEN_DOM0
   1494	def_bool y
   1495	depends on XEN
   1496
   1497config XEN
   1498	bool "Xen guest support on ARM"
   1499	depends on ARM && AEABI && OF
   1500	depends on CPU_V7 && !CPU_V6
   1501	depends on !GENERIC_ATOMIC64
   1502	depends on MMU
   1503	select ARCH_DMA_ADDR_T_64BIT
   1504	select ARM_PSCI
   1505	select SWIOTLB
   1506	select SWIOTLB_XEN
   1507	select PARAVIRT
   1508	help
   1509	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
   1510
   1511config CC_HAVE_STACKPROTECTOR_TLS
   1512	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
   1513
   1514config STACKPROTECTOR_PER_TASK
   1515	bool "Use a unique stack canary value for each task"
   1516	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
   1517	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
   1518	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
   1519	default y
   1520	help
   1521	  Due to the fact that GCC uses an ordinary symbol reference from
   1522	  which to load the value of the stack canary, this value can only
   1523	  change at reboot time on SMP systems, and all tasks running in the
   1524	  kernel's address space are forced to use the same canary value for
   1525	  the entire duration that the system is up.
   1526
   1527	  Enable this option to switch to a different method that uses a
   1528	  different canary value for each task.
   1529
   1530endmenu
   1531
   1532menu "Boot options"
   1533
   1534config USE_OF
   1535	bool "Flattened Device Tree support"
   1536	select IRQ_DOMAIN
   1537	select OF
   1538	help
   1539	  Include support for flattened device tree machine descriptions.
   1540
   1541config ATAGS
   1542	bool "Support for the traditional ATAGS boot data passing" if USE_OF
   1543	default y
   1544	help
   1545	  This is the traditional way of passing data to the kernel at boot
   1546	  time. If you are solely relying on the flattened device tree (or
   1547	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
   1548	  to remove ATAGS support from your kernel binary.  If unsure,
   1549	  leave this to y.
   1550
   1551config DEPRECATED_PARAM_STRUCT
   1552	bool "Provide old way to pass kernel parameters"
   1553	depends on ATAGS
   1554	help
   1555	  This was deprecated in 2001 and announced to live on for 5 years.
   1556	  Some old boot loaders still use this way.
   1557
   1558# Compressed boot loader in ROM.  Yes, we really want to ask about
   1559# TEXT and BSS so we preserve their values in the config files.
   1560config ZBOOT_ROM_TEXT
   1561	hex "Compressed ROM boot loader base address"
   1562	default 0x0
   1563	help
   1564	  The physical address at which the ROM-able zImage is to be
   1565	  placed in the target.  Platforms which normally make use of
   1566	  ROM-able zImage formats normally set this to a suitable
   1567	  value in their defconfig file.
   1568
   1569	  If ZBOOT_ROM is not enabled, this has no effect.
   1570
   1571config ZBOOT_ROM_BSS
   1572	hex "Compressed ROM boot loader BSS address"
   1573	default 0x0
   1574	help
   1575	  The base address of an area of read/write memory in the target
   1576	  for the ROM-able zImage which must be available while the
   1577	  decompressor is running. It must be large enough to hold the
   1578	  entire decompressed kernel plus an additional 128 KiB.
   1579	  Platforms which normally make use of ROM-able zImage formats
   1580	  normally set this to a suitable value in their defconfig file.
   1581
   1582	  If ZBOOT_ROM is not enabled, this has no effect.
   1583
   1584config ZBOOT_ROM
   1585	bool "Compressed boot loader in ROM/flash"
   1586	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
   1587	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
   1588	help
   1589	  Say Y here if you intend to execute your compressed kernel image
   1590	  (zImage) directly from ROM or flash.  If unsure, say N.
   1591
   1592config ARM_APPENDED_DTB
   1593	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
   1594	depends on OF
   1595	help
   1596	  With this option, the boot code will look for a device tree binary
   1597	  (DTB) appended to zImage
   1598	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
   1599
   1600	  This is meant as a backward compatibility convenience for those
   1601	  systems with a bootloader that can't be upgraded to accommodate
   1602	  the documented boot protocol using a device tree.
   1603
   1604	  Beware that there is very little in terms of protection against
   1605	  this option being confused by leftover garbage in memory that might
   1606	  look like a DTB header after a reboot if no actual DTB is appended
   1607	  to zImage.  Do not leave this option active in a production kernel
   1608	  if you don't intend to always append a DTB.  Proper passing of the
   1609	  location into r2 of a bootloader provided DTB is always preferable
   1610	  to this option.
   1611
   1612config ARM_ATAG_DTB_COMPAT
   1613	bool "Supplement the appended DTB with traditional ATAG information"
   1614	depends on ARM_APPENDED_DTB
   1615	help
   1616	  Some old bootloaders can't be updated to a DTB capable one, yet
   1617	  they provide ATAGs with memory configuration, the ramdisk address,
   1618	  the kernel cmdline string, etc.  Such information is dynamically
   1619	  provided by the bootloader and can't always be stored in a static
   1620	  DTB.  To allow a device tree enabled kernel to be used with such
   1621	  bootloaders, this option allows zImage to extract the information
   1622	  from the ATAG list and store it at run time into the appended DTB.
   1623
   1624choice
   1625	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
   1626	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
   1627
   1628config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
   1629	bool "Use bootloader kernel arguments if available"
   1630	help
   1631	  Uses the command-line options passed by the boot loader instead of
   1632	  the device tree bootargs property. If the boot loader doesn't provide
   1633	  any, the device tree bootargs property will be used.
   1634
   1635config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
   1636	bool "Extend with bootloader kernel arguments"
   1637	help
   1638	  The command-line arguments provided by the boot loader will be
   1639	  appended to the the device tree bootargs property.
   1640
   1641endchoice
   1642
   1643config CMDLINE
   1644	string "Default kernel command string"
   1645	default ""
   1646	help
   1647	  On some architectures (e.g. CATS), there is currently no way
   1648	  for the boot loader to pass arguments to the kernel. For these
   1649	  architectures, you should supply some command-line options at build
   1650	  time by entering them here. As a minimum, you should specify the
   1651	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
   1652
   1653choice
   1654	prompt "Kernel command line type" if CMDLINE != ""
   1655	default CMDLINE_FROM_BOOTLOADER
   1656	depends on ATAGS
   1657
   1658config CMDLINE_FROM_BOOTLOADER
   1659	bool "Use bootloader kernel arguments if available"
   1660	help
   1661	  Uses the command-line options passed by the boot loader. If
   1662	  the boot loader doesn't provide any, the default kernel command
   1663	  string provided in CMDLINE will be used.
   1664
   1665config CMDLINE_EXTEND
   1666	bool "Extend bootloader kernel arguments"
   1667	help
   1668	  The command-line arguments provided by the boot loader will be
   1669	  appended to the default kernel command string.
   1670
   1671config CMDLINE_FORCE
   1672	bool "Always use the default kernel command string"
   1673	help
   1674	  Always use the default kernel command string, even if the boot
   1675	  loader passes other arguments to the kernel.
   1676	  This is useful if you cannot or don't want to change the
   1677	  command-line options your boot loader passes to the kernel.
   1678endchoice
   1679
   1680config XIP_KERNEL
   1681	bool "Kernel Execute-In-Place from ROM"
   1682	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
   1683	help
   1684	  Execute-In-Place allows the kernel to run from non-volatile storage
   1685	  directly addressable by the CPU, such as NOR flash. This saves RAM
   1686	  space since the text section of the kernel is not loaded from flash
   1687	  to RAM.  Read-write sections, such as the data section and stack,
   1688	  are still copied to RAM.  The XIP kernel is not compressed since
   1689	  it has to run directly from flash, so it will take more space to
   1690	  store it.  The flash address used to link the kernel object files,
   1691	  and for storing it, is configuration dependent. Therefore, if you
   1692	  say Y here, you must know the proper physical address where to
   1693	  store the kernel image depending on your own flash memory usage.
   1694
   1695	  Also note that the make target becomes "make xipImage" rather than
   1696	  "make zImage" or "make Image".  The final kernel binary to put in
   1697	  ROM memory will be arch/arm/boot/xipImage.
   1698
   1699	  If unsure, say N.
   1700
   1701config XIP_PHYS_ADDR
   1702	hex "XIP Kernel Physical Location"
   1703	depends on XIP_KERNEL
   1704	default "0x00080000"
   1705	help
   1706	  This is the physical address in your flash memory the kernel will
   1707	  be linked for and stored to.  This address is dependent on your
   1708	  own flash usage.
   1709
   1710config XIP_DEFLATED_DATA
   1711	bool "Store kernel .data section compressed in ROM"
   1712	depends on XIP_KERNEL
   1713	select ZLIB_INFLATE
   1714	help
   1715	  Before the kernel is actually executed, its .data section has to be
   1716	  copied to RAM from ROM. This option allows for storing that data
   1717	  in compressed form and decompressed to RAM rather than merely being
   1718	  copied, saving some precious ROM space. A possible drawback is a
   1719	  slightly longer boot delay.
   1720
   1721config KEXEC
   1722	bool "Kexec system call (EXPERIMENTAL)"
   1723	depends on (!SMP || PM_SLEEP_SMP)
   1724	depends on MMU
   1725	select KEXEC_CORE
   1726	help
   1727	  kexec is a system call that implements the ability to shutdown your
   1728	  current kernel, and to start another kernel.  It is like a reboot
   1729	  but it is independent of the system firmware.   And like a reboot
   1730	  you can start any kernel with it, not just Linux.
   1731
   1732	  It is an ongoing process to be certain the hardware in a machine
   1733	  is properly shutdown, so do not be surprised if this code does not
   1734	  initially work for you.
   1735
   1736config ATAGS_PROC
   1737	bool "Export atags in procfs"
   1738	depends on ATAGS && KEXEC
   1739	default y
   1740	help
   1741	  Should the atags used to boot the kernel be exported in an "atags"
   1742	  file in procfs. Useful with kexec.
   1743
   1744config CRASH_DUMP
   1745	bool "Build kdump crash kernel (EXPERIMENTAL)"
   1746	help
   1747	  Generate crash dump after being started by kexec. This should
   1748	  be normally only set in special crash dump kernels which are
   1749	  loaded in the main kernel with kexec-tools into a specially
   1750	  reserved region and then later executed after a crash by
   1751	  kdump/kexec. The crash dump kernel must be compiled to a
   1752	  memory address not used by the main kernel
   1753
   1754	  For more details see Documentation/admin-guide/kdump/kdump.rst
   1755
   1756config AUTO_ZRELADDR
   1757	bool "Auto calculation of the decompressed kernel image address"
   1758	help
   1759	  ZRELADDR is the physical address where the decompressed kernel
   1760	  image will be placed. If AUTO_ZRELADDR is selected, the address
   1761	  will be determined at run-time, either by masking the current IP
   1762	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
   1763	  This assumes the zImage being placed in the first 128MB from
   1764	  start of memory.
   1765
   1766config EFI_STUB
   1767	bool
   1768
   1769config EFI
   1770	bool "UEFI runtime support"
   1771	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
   1772	select UCS2_STRING
   1773	select EFI_PARAMS_FROM_FDT
   1774	select EFI_STUB
   1775	select EFI_GENERIC_STUB
   1776	select EFI_RUNTIME_WRAPPERS
   1777	help
   1778	  This option provides support for runtime services provided
   1779	  by UEFI firmware (such as non-volatile variables, realtime
   1780	  clock, and platform reset). A UEFI stub is also provided to
   1781	  allow the kernel to be booted as an EFI application. This
   1782	  is only useful for kernels that may run on systems that have
   1783	  UEFI firmware.
   1784
   1785config DMI
   1786	bool "Enable support for SMBIOS (DMI) tables"
   1787	depends on EFI
   1788	default y
   1789	help
   1790	  This enables SMBIOS/DMI feature for systems.
   1791
   1792	  This option is only useful on systems that have UEFI firmware.
   1793	  However, even with this option, the resultant kernel should
   1794	  continue to boot on existing non-UEFI platforms.
   1795
   1796	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
   1797	  i.e., the the practice of identifying the platform via DMI to
   1798	  decide whether certain workarounds for buggy hardware and/or
   1799	  firmware need to be enabled. This would require the DMI subsystem
   1800	  to be enabled much earlier than we do on ARM, which is non-trivial.
   1801
   1802endmenu
   1803
   1804menu "CPU Power Management"
   1805
   1806source "drivers/cpufreq/Kconfig"
   1807
   1808source "drivers/cpuidle/Kconfig"
   1809
   1810endmenu
   1811
   1812menu "Floating point emulation"
   1813
   1814comment "At least one emulation must be selected"
   1815
   1816config FPE_NWFPE
   1817	bool "NWFPE math emulation"
   1818	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
   1819	help
   1820	  Say Y to include the NWFPE floating point emulator in the kernel.
   1821	  This is necessary to run most binaries. Linux does not currently
   1822	  support floating point hardware so you need to say Y here even if
   1823	  your machine has an FPA or floating point co-processor podule.
   1824
   1825	  You may say N here if you are going to load the Acorn FPEmulator
   1826	  early in the bootup.
   1827
   1828config FPE_NWFPE_XP
   1829	bool "Support extended precision"
   1830	depends on FPE_NWFPE
   1831	help
   1832	  Say Y to include 80-bit support in the kernel floating-point
   1833	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
   1834	  Note that gcc does not generate 80-bit operations by default,
   1835	  so in most cases this option only enlarges the size of the
   1836	  floating point emulator without any good reason.
   1837
   1838	  You almost surely want to say N here.
   1839
   1840config FPE_FASTFPE
   1841	bool "FastFPE math emulation (EXPERIMENTAL)"
   1842	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
   1843	help
   1844	  Say Y here to include the FAST floating point emulator in the kernel.
   1845	  This is an experimental much faster emulator which now also has full
   1846	  precision for the mantissa.  It does not support any exceptions.
   1847	  It is very simple, and approximately 3-6 times faster than NWFPE.
   1848
   1849	  It should be sufficient for most programs.  It may be not suitable
   1850	  for scientific calculations, but you have to check this for yourself.
   1851	  If you do not feel you need a faster FP emulation you should better
   1852	  choose NWFPE.
   1853
   1854config VFP
   1855	bool "VFP-format floating point maths"
   1856	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
   1857	help
   1858	  Say Y to include VFP support code in the kernel. This is needed
   1859	  if your hardware includes a VFP unit.
   1860
   1861	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
   1862	  release notes and additional status information.
   1863
   1864	  Say N if your target does not have VFP hardware.
   1865
   1866config VFPv3
   1867	bool
   1868	depends on VFP
   1869	default y if CPU_V7
   1870
   1871config NEON
   1872	bool "Advanced SIMD (NEON) Extension support"
   1873	depends on VFPv3 && CPU_V7
   1874	help
   1875	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
   1876	  Extension.
   1877
   1878config KERNEL_MODE_NEON
   1879	bool "Support for NEON in kernel mode"
   1880	depends on NEON && AEABI
   1881	help
   1882	  Say Y to include support for NEON in kernel mode.
   1883
   1884endmenu
   1885
   1886menu "Power management options"
   1887
   1888source "kernel/power/Kconfig"
   1889
   1890config ARCH_SUSPEND_POSSIBLE
   1891	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
   1892		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
   1893	def_bool y
   1894
   1895config ARM_CPU_SUSPEND
   1896	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
   1897	depends on ARCH_SUSPEND_POSSIBLE
   1898
   1899config ARCH_HIBERNATION_POSSIBLE
   1900	bool
   1901	depends on MMU
   1902	default y if ARCH_SUSPEND_POSSIBLE
   1903
   1904endmenu
   1905
   1906if CRYPTO
   1907source "arch/arm/crypto/Kconfig"
   1908endif
   1909
   1910source "arch/arm/Kconfig.assembler"