sysreg.h (45576B)
1/* SPDX-License-Identifier: GPL-2.0-only */ 2/* 3 * Macros for accessing system registers with older binutils. 4 * 5 * Copyright (C) 2014 ARM Ltd. 6 * Author: Catalin Marinas <catalin.marinas@arm.com> 7 */ 8 9#ifndef __ASM_SYSREG_H 10#define __ASM_SYSREG_H 11 12#include <linux/bits.h> 13#include <linux/stringify.h> 14#include <linux/kasan-tags.h> 15 16#include <asm/gpr-num.h> 17 18/* 19 * ARMv8 ARM reserves the following encoding for system registers: 20 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", 21 * C5.2, version:ARM DDI 0487A.f) 22 * [20-19] : Op0 23 * [18-16] : Op1 24 * [15-12] : CRn 25 * [11-8] : CRm 26 * [7-5] : Op2 27 */ 28#define Op0_shift 19 29#define Op0_mask 0x3 30#define Op1_shift 16 31#define Op1_mask 0x7 32#define CRn_shift 12 33#define CRn_mask 0xf 34#define CRm_shift 8 35#define CRm_mask 0xf 36#define Op2_shift 5 37#define Op2_mask 0x7 38 39#define sys_reg(op0, op1, crn, crm, op2) \ 40 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ 41 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ 42 ((op2) << Op2_shift)) 43 44#define sys_insn sys_reg 45 46#define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask) 47#define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask) 48#define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask) 49#define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask) 50#define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask) 51 52#ifndef CONFIG_BROKEN_GAS_INST 53 54#ifdef __ASSEMBLY__ 55// The space separator is omitted so that __emit_inst(x) can be parsed as 56// either an assembler directive or an assembler macro argument. 57#define __emit_inst(x) .inst(x) 58#else 59#define __emit_inst(x) ".inst " __stringify((x)) "\n\t" 60#endif 61 62#else /* CONFIG_BROKEN_GAS_INST */ 63 64#ifndef CONFIG_CPU_BIG_ENDIAN 65#define __INSTR_BSWAP(x) (x) 66#else /* CONFIG_CPU_BIG_ENDIAN */ 67#define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \ 68 (((x) << 8) & 0x00ff0000) | \ 69 (((x) >> 8) & 0x0000ff00) | \ 70 (((x) >> 24) & 0x000000ff)) 71#endif /* CONFIG_CPU_BIG_ENDIAN */ 72 73#ifdef __ASSEMBLY__ 74#define __emit_inst(x) .long __INSTR_BSWAP(x) 75#else /* __ASSEMBLY__ */ 76#define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t" 77#endif /* __ASSEMBLY__ */ 78 79#endif /* CONFIG_BROKEN_GAS_INST */ 80 81/* 82 * Instructions for modifying PSTATE fields. 83 * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints, 84 * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions 85 * for accessing PSTATE fields have the following encoding: 86 * Op0 = 0, CRn = 4 87 * Op1, Op2 encodes the PSTATE field modified and defines the constraints. 88 * CRm = Imm4 for the instruction. 89 * Rt = 0x1f 90 */ 91#define pstate_field(op1, op2) ((op1) << Op1_shift | (op2) << Op2_shift) 92#define PSTATE_Imm_shift CRm_shift 93 94#define PSTATE_PAN pstate_field(0, 4) 95#define PSTATE_UAO pstate_field(0, 3) 96#define PSTATE_SSBS pstate_field(3, 1) 97#define PSTATE_TCO pstate_field(3, 4) 98 99#define SET_PSTATE_PAN(x) __emit_inst(0xd500401f | PSTATE_PAN | ((!!x) << PSTATE_Imm_shift)) 100#define SET_PSTATE_UAO(x) __emit_inst(0xd500401f | PSTATE_UAO | ((!!x) << PSTATE_Imm_shift)) 101#define SET_PSTATE_SSBS(x) __emit_inst(0xd500401f | PSTATE_SSBS | ((!!x) << PSTATE_Imm_shift)) 102#define SET_PSTATE_TCO(x) __emit_inst(0xd500401f | PSTATE_TCO | ((!!x) << PSTATE_Imm_shift)) 103 104#define set_pstate_pan(x) asm volatile(SET_PSTATE_PAN(x)) 105#define set_pstate_uao(x) asm volatile(SET_PSTATE_UAO(x)) 106#define set_pstate_ssbs(x) asm volatile(SET_PSTATE_SSBS(x)) 107 108#define __SYS_BARRIER_INSN(CRm, op2, Rt) \ 109 __emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f)) 110 111#define SB_BARRIER_INSN __SYS_BARRIER_INSN(0, 7, 31) 112 113#define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2) 114#define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2) 115#define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2) 116 117/* 118 * Automatically generated definitions for system registers, the 119 * manual encodings below are in the process of being converted to 120 * come from here. The header relies on the definition of sys_reg() 121 * earlier in this file. 122 */ 123#include "asm/sysreg-defs.h" 124 125/* 126 * System registers, organised loosely by encoding but grouped together 127 * where the architected name contains an index. e.g. ID_MMFR<n>_EL1. 128 */ 129#define SYS_SVCR_SMSTOP_SM_EL0 sys_reg(0, 3, 4, 2, 3) 130#define SYS_SVCR_SMSTART_SM_EL0 sys_reg(0, 3, 4, 3, 3) 131#define SYS_SVCR_SMSTOP_SMZA_EL0 sys_reg(0, 3, 4, 6, 3) 132 133#define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2) 134#define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0) 135#define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2) 136#define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2) 137#define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2) 138#define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4) 139#define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5) 140#define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6) 141#define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7) 142#define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0) 143 144#define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4) 145#define SYS_OSLAR_OSLK BIT(0) 146 147#define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4) 148#define SYS_OSLSR_OSLM_MASK (BIT(3) | BIT(0)) 149#define SYS_OSLSR_OSLM_NI 0 150#define SYS_OSLSR_OSLM_IMPLEMENTED BIT(3) 151#define SYS_OSLSR_OSLK BIT(1) 152 153#define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4) 154#define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4) 155#define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6) 156#define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6) 157#define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6) 158#define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0) 159#define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0) 160#define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0) 161#define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0) 162#define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0) 163 164#define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0) 165#define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5) 166#define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6) 167 168#define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0) 169#define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1) 170#define SYS_ID_PFR2_EL1 sys_reg(3, 0, 0, 3, 4) 171#define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2) 172#define SYS_ID_DFR1_EL1 sys_reg(3, 0, 0, 3, 5) 173#define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3) 174#define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4) 175#define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5) 176#define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6) 177#define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7) 178#define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6) 179#define SYS_ID_MMFR5_EL1 sys_reg(3, 0, 0, 3, 6) 180 181#define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0) 182#define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1) 183#define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2) 184#define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3) 185#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4) 186#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5) 187#define SYS_ID_ISAR6_EL1 sys_reg(3, 0, 0, 2, 7) 188 189#define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0) 190#define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1) 191#define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2) 192 193#define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0) 194#define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1) 195#define SYS_ID_AA64ZFR0_EL1 sys_reg(3, 0, 0, 4, 4) 196#define SYS_ID_AA64SMFR0_EL1 sys_reg(3, 0, 0, 4, 5) 197 198#define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0) 199#define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1) 200 201#define SYS_ID_AA64AFR0_EL1 sys_reg(3, 0, 0, 5, 4) 202#define SYS_ID_AA64AFR1_EL1 sys_reg(3, 0, 0, 5, 5) 203 204#define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1) 205#define SYS_ID_AA64ISAR2_EL1 sys_reg(3, 0, 0, 6, 2) 206 207#define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0) 208#define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1) 209#define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2) 210 211#define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1) 212#define SYS_RGSR_EL1 sys_reg(3, 0, 1, 0, 5) 213#define SYS_GCR_EL1 sys_reg(3, 0, 1, 0, 6) 214 215#define SYS_TRFCR_EL1 sys_reg(3, 0, 1, 2, 1) 216 217#define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2) 218 219#define SYS_APIAKEYLO_EL1 sys_reg(3, 0, 2, 1, 0) 220#define SYS_APIAKEYHI_EL1 sys_reg(3, 0, 2, 1, 1) 221#define SYS_APIBKEYLO_EL1 sys_reg(3, 0, 2, 1, 2) 222#define SYS_APIBKEYHI_EL1 sys_reg(3, 0, 2, 1, 3) 223 224#define SYS_APDAKEYLO_EL1 sys_reg(3, 0, 2, 2, 0) 225#define SYS_APDAKEYHI_EL1 sys_reg(3, 0, 2, 2, 1) 226#define SYS_APDBKEYLO_EL1 sys_reg(3, 0, 2, 2, 2) 227#define SYS_APDBKEYHI_EL1 sys_reg(3, 0, 2, 2, 3) 228 229#define SYS_APGAKEYLO_EL1 sys_reg(3, 0, 2, 3, 0) 230#define SYS_APGAKEYHI_EL1 sys_reg(3, 0, 2, 3, 1) 231 232#define SYS_SPSR_EL1 sys_reg(3, 0, 4, 0, 0) 233#define SYS_ELR_EL1 sys_reg(3, 0, 4, 0, 1) 234 235#define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0) 236 237#define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0) 238#define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1) 239#define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0) 240 241#define SYS_ERRIDR_EL1 sys_reg(3, 0, 5, 3, 0) 242#define SYS_ERRSELR_EL1 sys_reg(3, 0, 5, 3, 1) 243#define SYS_ERXFR_EL1 sys_reg(3, 0, 5, 4, 0) 244#define SYS_ERXCTLR_EL1 sys_reg(3, 0, 5, 4, 1) 245#define SYS_ERXSTATUS_EL1 sys_reg(3, 0, 5, 4, 2) 246#define SYS_ERXADDR_EL1 sys_reg(3, 0, 5, 4, 3) 247#define SYS_ERXMISC0_EL1 sys_reg(3, 0, 5, 5, 0) 248#define SYS_ERXMISC1_EL1 sys_reg(3, 0, 5, 5, 1) 249#define SYS_TFSR_EL1 sys_reg(3, 0, 5, 6, 0) 250#define SYS_TFSRE0_EL1 sys_reg(3, 0, 5, 6, 1) 251 252#define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0) 253 254#define SYS_PAR_EL1_F BIT(0) 255#define SYS_PAR_EL1_FST GENMASK(6, 1) 256 257/*** Statistical Profiling Extension ***/ 258/* ID registers */ 259#define SYS_PMSIDR_EL1 sys_reg(3, 0, 9, 9, 7) 260#define SYS_PMSIDR_EL1_FE_SHIFT 0 261#define SYS_PMSIDR_EL1_FT_SHIFT 1 262#define SYS_PMSIDR_EL1_FL_SHIFT 2 263#define SYS_PMSIDR_EL1_ARCHINST_SHIFT 3 264#define SYS_PMSIDR_EL1_LDS_SHIFT 4 265#define SYS_PMSIDR_EL1_ERND_SHIFT 5 266#define SYS_PMSIDR_EL1_INTERVAL_SHIFT 8 267#define SYS_PMSIDR_EL1_INTERVAL_MASK 0xfUL 268#define SYS_PMSIDR_EL1_MAXSIZE_SHIFT 12 269#define SYS_PMSIDR_EL1_MAXSIZE_MASK 0xfUL 270#define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT 16 271#define SYS_PMSIDR_EL1_COUNTSIZE_MASK 0xfUL 272 273#define SYS_PMBIDR_EL1 sys_reg(3, 0, 9, 10, 7) 274#define SYS_PMBIDR_EL1_ALIGN_SHIFT 0 275#define SYS_PMBIDR_EL1_ALIGN_MASK 0xfU 276#define SYS_PMBIDR_EL1_P_SHIFT 4 277#define SYS_PMBIDR_EL1_F_SHIFT 5 278 279/* Sampling controls */ 280#define SYS_PMSCR_EL1 sys_reg(3, 0, 9, 9, 0) 281#define SYS_PMSCR_EL1_E0SPE_SHIFT 0 282#define SYS_PMSCR_EL1_E1SPE_SHIFT 1 283#define SYS_PMSCR_EL1_CX_SHIFT 3 284#define SYS_PMSCR_EL1_PA_SHIFT 4 285#define SYS_PMSCR_EL1_TS_SHIFT 5 286#define SYS_PMSCR_EL1_PCT_SHIFT 6 287 288#define SYS_PMSCR_EL2 sys_reg(3, 4, 9, 9, 0) 289#define SYS_PMSCR_EL2_E0HSPE_SHIFT 0 290#define SYS_PMSCR_EL2_E2SPE_SHIFT 1 291#define SYS_PMSCR_EL2_CX_SHIFT 3 292#define SYS_PMSCR_EL2_PA_SHIFT 4 293#define SYS_PMSCR_EL2_TS_SHIFT 5 294#define SYS_PMSCR_EL2_PCT_SHIFT 6 295 296#define SYS_PMSICR_EL1 sys_reg(3, 0, 9, 9, 2) 297 298#define SYS_PMSIRR_EL1 sys_reg(3, 0, 9, 9, 3) 299#define SYS_PMSIRR_EL1_RND_SHIFT 0 300#define SYS_PMSIRR_EL1_INTERVAL_SHIFT 8 301#define SYS_PMSIRR_EL1_INTERVAL_MASK 0xffffffUL 302 303/* Filtering controls */ 304#define SYS_PMSNEVFR_EL1 sys_reg(3, 0, 9, 9, 1) 305 306#define SYS_PMSFCR_EL1 sys_reg(3, 0, 9, 9, 4) 307#define SYS_PMSFCR_EL1_FE_SHIFT 0 308#define SYS_PMSFCR_EL1_FT_SHIFT 1 309#define SYS_PMSFCR_EL1_FL_SHIFT 2 310#define SYS_PMSFCR_EL1_B_SHIFT 16 311#define SYS_PMSFCR_EL1_LD_SHIFT 17 312#define SYS_PMSFCR_EL1_ST_SHIFT 18 313 314#define SYS_PMSEVFR_EL1 sys_reg(3, 0, 9, 9, 5) 315#define SYS_PMSEVFR_EL1_RES0_8_2 \ 316 (GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\ 317 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0)) 318#define SYS_PMSEVFR_EL1_RES0_8_3 \ 319 (SYS_PMSEVFR_EL1_RES0_8_2 & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11))) 320 321#define SYS_PMSLATFR_EL1 sys_reg(3, 0, 9, 9, 6) 322#define SYS_PMSLATFR_EL1_MINLAT_SHIFT 0 323 324/* Buffer controls */ 325#define SYS_PMBLIMITR_EL1 sys_reg(3, 0, 9, 10, 0) 326#define SYS_PMBLIMITR_EL1_E_SHIFT 0 327#define SYS_PMBLIMITR_EL1_FM_SHIFT 1 328#define SYS_PMBLIMITR_EL1_FM_MASK 0x3UL 329#define SYS_PMBLIMITR_EL1_FM_STOP_IRQ (0 << SYS_PMBLIMITR_EL1_FM_SHIFT) 330 331#define SYS_PMBPTR_EL1 sys_reg(3, 0, 9, 10, 1) 332 333/* Buffer error reporting */ 334#define SYS_PMBSR_EL1 sys_reg(3, 0, 9, 10, 3) 335#define SYS_PMBSR_EL1_COLL_SHIFT 16 336#define SYS_PMBSR_EL1_S_SHIFT 17 337#define SYS_PMBSR_EL1_EA_SHIFT 18 338#define SYS_PMBSR_EL1_DL_SHIFT 19 339#define SYS_PMBSR_EL1_EC_SHIFT 26 340#define SYS_PMBSR_EL1_EC_MASK 0x3fUL 341 342#define SYS_PMBSR_EL1_EC_BUF (0x0UL << SYS_PMBSR_EL1_EC_SHIFT) 343#define SYS_PMBSR_EL1_EC_FAULT_S1 (0x24UL << SYS_PMBSR_EL1_EC_SHIFT) 344#define SYS_PMBSR_EL1_EC_FAULT_S2 (0x25UL << SYS_PMBSR_EL1_EC_SHIFT) 345 346#define SYS_PMBSR_EL1_FAULT_FSC_SHIFT 0 347#define SYS_PMBSR_EL1_FAULT_FSC_MASK 0x3fUL 348 349#define SYS_PMBSR_EL1_BUF_BSC_SHIFT 0 350#define SYS_PMBSR_EL1_BUF_BSC_MASK 0x3fUL 351 352#define SYS_PMBSR_EL1_BUF_BSC_FULL (0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT) 353 354/*** End of Statistical Profiling Extension ***/ 355 356/* 357 * TRBE Registers 358 */ 359#define SYS_TRBLIMITR_EL1 sys_reg(3, 0, 9, 11, 0) 360#define SYS_TRBPTR_EL1 sys_reg(3, 0, 9, 11, 1) 361#define SYS_TRBBASER_EL1 sys_reg(3, 0, 9, 11, 2) 362#define SYS_TRBSR_EL1 sys_reg(3, 0, 9, 11, 3) 363#define SYS_TRBMAR_EL1 sys_reg(3, 0, 9, 11, 4) 364#define SYS_TRBTRG_EL1 sys_reg(3, 0, 9, 11, 6) 365#define SYS_TRBIDR_EL1 sys_reg(3, 0, 9, 11, 7) 366 367#define TRBLIMITR_LIMIT_MASK GENMASK_ULL(51, 0) 368#define TRBLIMITR_LIMIT_SHIFT 12 369#define TRBLIMITR_NVM BIT(5) 370#define TRBLIMITR_TRIG_MODE_MASK GENMASK(1, 0) 371#define TRBLIMITR_TRIG_MODE_SHIFT 3 372#define TRBLIMITR_FILL_MODE_MASK GENMASK(1, 0) 373#define TRBLIMITR_FILL_MODE_SHIFT 1 374#define TRBLIMITR_ENABLE BIT(0) 375#define TRBPTR_PTR_MASK GENMASK_ULL(63, 0) 376#define TRBPTR_PTR_SHIFT 0 377#define TRBBASER_BASE_MASK GENMASK_ULL(51, 0) 378#define TRBBASER_BASE_SHIFT 12 379#define TRBSR_EC_MASK GENMASK(5, 0) 380#define TRBSR_EC_SHIFT 26 381#define TRBSR_IRQ BIT(22) 382#define TRBSR_TRG BIT(21) 383#define TRBSR_WRAP BIT(20) 384#define TRBSR_ABORT BIT(18) 385#define TRBSR_STOP BIT(17) 386#define TRBSR_MSS_MASK GENMASK(15, 0) 387#define TRBSR_MSS_SHIFT 0 388#define TRBSR_BSC_MASK GENMASK(5, 0) 389#define TRBSR_BSC_SHIFT 0 390#define TRBSR_FSC_MASK GENMASK(5, 0) 391#define TRBSR_FSC_SHIFT 0 392#define TRBMAR_SHARE_MASK GENMASK(1, 0) 393#define TRBMAR_SHARE_SHIFT 8 394#define TRBMAR_OUTER_MASK GENMASK(3, 0) 395#define TRBMAR_OUTER_SHIFT 4 396#define TRBMAR_INNER_MASK GENMASK(3, 0) 397#define TRBMAR_INNER_SHIFT 0 398#define TRBTRG_TRG_MASK GENMASK(31, 0) 399#define TRBTRG_TRG_SHIFT 0 400#define TRBIDR_FLAG BIT(5) 401#define TRBIDR_PROG BIT(4) 402#define TRBIDR_ALIGN_MASK GENMASK(3, 0) 403#define TRBIDR_ALIGN_SHIFT 0 404 405#define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1) 406#define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2) 407 408#define SYS_PMMIR_EL1 sys_reg(3, 0, 9, 14, 6) 409 410#define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0) 411#define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0) 412 413#define SYS_LORSA_EL1 sys_reg(3, 0, 10, 4, 0) 414#define SYS_LOREA_EL1 sys_reg(3, 0, 10, 4, 1) 415#define SYS_LORN_EL1 sys_reg(3, 0, 10, 4, 2) 416#define SYS_LORC_EL1 sys_reg(3, 0, 10, 4, 3) 417#define SYS_LORID_EL1 sys_reg(3, 0, 10, 4, 7) 418 419#define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0) 420#define SYS_DISR_EL1 sys_reg(3, 0, 12, 1, 1) 421 422#define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0) 423#define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1) 424#define SYS_ICC_HPPIR0_EL1 sys_reg(3, 0, 12, 8, 2) 425#define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3) 426#define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n) 427#define SYS_ICC_AP0R0_EL1 SYS_ICC_AP0Rn_EL1(0) 428#define SYS_ICC_AP0R1_EL1 SYS_ICC_AP0Rn_EL1(1) 429#define SYS_ICC_AP0R2_EL1 SYS_ICC_AP0Rn_EL1(2) 430#define SYS_ICC_AP0R3_EL1 SYS_ICC_AP0Rn_EL1(3) 431#define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n) 432#define SYS_ICC_AP1R0_EL1 SYS_ICC_AP1Rn_EL1(0) 433#define SYS_ICC_AP1R1_EL1 SYS_ICC_AP1Rn_EL1(1) 434#define SYS_ICC_AP1R2_EL1 SYS_ICC_AP1Rn_EL1(2) 435#define SYS_ICC_AP1R3_EL1 SYS_ICC_AP1Rn_EL1(3) 436#define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1) 437#define SYS_ICC_RPR_EL1 sys_reg(3, 0, 12, 11, 3) 438#define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5) 439#define SYS_ICC_ASGI1R_EL1 sys_reg(3, 0, 12, 11, 6) 440#define SYS_ICC_SGI0R_EL1 sys_reg(3, 0, 12, 11, 7) 441#define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0) 442#define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1) 443#define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2) 444#define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3) 445#define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4) 446#define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5) 447#define SYS_ICC_IGRPEN0_EL1 sys_reg(3, 0, 12, 12, 6) 448#define SYS_ICC_IGRPEN1_EL1 sys_reg(3, 0, 12, 12, 7) 449 450#define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4) 451 452#define SYS_SCXTNUM_EL1 sys_reg(3, 0, 13, 0, 7) 453 454#define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0) 455 456#define SYS_CCSIDR_EL1 sys_reg(3, 1, 0, 0, 0) 457#define SYS_GMID_EL1 sys_reg(3, 1, 0, 0, 4) 458#define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7) 459 460#define SMIDR_EL1_IMPLEMENTER_SHIFT 24 461#define SMIDR_EL1_SMPS_SHIFT 15 462#define SMIDR_EL1_AFFINITY_SHIFT 0 463 464#define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1) 465#define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7) 466 467#define SYS_RNDR_EL0 sys_reg(3, 3, 2, 4, 0) 468#define SYS_RNDRRS_EL0 sys_reg(3, 3, 2, 4, 1) 469 470#define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0) 471#define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1) 472#define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2) 473#define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3) 474#define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4) 475#define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5) 476#define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6) 477#define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7) 478#define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0) 479#define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1) 480#define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2) 481#define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0) 482#define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3) 483 484#define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2) 485#define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3) 486#define SYS_TPIDR2_EL0 sys_reg(3, 3, 13, 0, 5) 487 488#define SYS_SCXTNUM_EL0 sys_reg(3, 3, 13, 0, 7) 489 490/* Definitions for system register interface to AMU for ARMv8.4 onwards */ 491#define SYS_AM_EL0(crm, op2) sys_reg(3, 3, 13, (crm), (op2)) 492#define SYS_AMCR_EL0 SYS_AM_EL0(2, 0) 493#define SYS_AMCFGR_EL0 SYS_AM_EL0(2, 1) 494#define SYS_AMCGCR_EL0 SYS_AM_EL0(2, 2) 495#define SYS_AMUSERENR_EL0 SYS_AM_EL0(2, 3) 496#define SYS_AMCNTENCLR0_EL0 SYS_AM_EL0(2, 4) 497#define SYS_AMCNTENSET0_EL0 SYS_AM_EL0(2, 5) 498#define SYS_AMCNTENCLR1_EL0 SYS_AM_EL0(3, 0) 499#define SYS_AMCNTENSET1_EL0 SYS_AM_EL0(3, 1) 500 501/* 502 * Group 0 of activity monitors (architected): 503 * op0 op1 CRn CRm op2 504 * Counter: 11 011 1101 010:n<3> n<2:0> 505 * Type: 11 011 1101 011:n<3> n<2:0> 506 * n: 0-15 507 * 508 * Group 1 of activity monitors (auxiliary): 509 * op0 op1 CRn CRm op2 510 * Counter: 11 011 1101 110:n<3> n<2:0> 511 * Type: 11 011 1101 111:n<3> n<2:0> 512 * n: 0-15 513 */ 514 515#define SYS_AMEVCNTR0_EL0(n) SYS_AM_EL0(4 + ((n) >> 3), (n) & 7) 516#define SYS_AMEVTYPER0_EL0(n) SYS_AM_EL0(6 + ((n) >> 3), (n) & 7) 517#define SYS_AMEVCNTR1_EL0(n) SYS_AM_EL0(12 + ((n) >> 3), (n) & 7) 518#define SYS_AMEVTYPER1_EL0(n) SYS_AM_EL0(14 + ((n) >> 3), (n) & 7) 519 520/* AMU v1: Fixed (architecturally defined) activity monitors */ 521#define SYS_AMEVCNTR0_CORE_EL0 SYS_AMEVCNTR0_EL0(0) 522#define SYS_AMEVCNTR0_CONST_EL0 SYS_AMEVCNTR0_EL0(1) 523#define SYS_AMEVCNTR0_INST_RET_EL0 SYS_AMEVCNTR0_EL0(2) 524#define SYS_AMEVCNTR0_MEM_STALL SYS_AMEVCNTR0_EL0(3) 525 526#define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0) 527 528#define SYS_CNTPCTSS_EL0 sys_reg(3, 3, 14, 0, 5) 529#define SYS_CNTVCTSS_EL0 sys_reg(3, 3, 14, 0, 6) 530 531#define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0) 532#define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1) 533#define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2) 534 535#define SYS_CNTV_CTL_EL0 sys_reg(3, 3, 14, 3, 1) 536#define SYS_CNTV_CVAL_EL0 sys_reg(3, 3, 14, 3, 2) 537 538#define SYS_AARCH32_CNTP_TVAL sys_reg(0, 0, 14, 2, 0) 539#define SYS_AARCH32_CNTP_CTL sys_reg(0, 0, 14, 2, 1) 540#define SYS_AARCH32_CNTP_CVAL sys_reg(0, 2, 0, 14, 0) 541 542#define __PMEV_op2(n) ((n) & 0x7) 543#define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3)) 544#define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n)) 545#define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3)) 546#define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n)) 547 548#define SYS_PMCCFILTR_EL0 sys_reg(3, 3, 14, 15, 7) 549 550#define SYS_SCTLR_EL2 sys_reg(3, 4, 1, 0, 0) 551#define SYS_HFGRTR_EL2 sys_reg(3, 4, 1, 1, 4) 552#define SYS_HFGWTR_EL2 sys_reg(3, 4, 1, 1, 5) 553#define SYS_HFGITR_EL2 sys_reg(3, 4, 1, 1, 6) 554#define SYS_TRFCR_EL2 sys_reg(3, 4, 1, 2, 1) 555#define SYS_HCRX_EL2 sys_reg(3, 4, 1, 2, 2) 556#define SYS_HDFGRTR_EL2 sys_reg(3, 4, 3, 1, 4) 557#define SYS_HDFGWTR_EL2 sys_reg(3, 4, 3, 1, 5) 558#define SYS_HAFGRTR_EL2 sys_reg(3, 4, 3, 1, 6) 559#define SYS_SPSR_EL2 sys_reg(3, 4, 4, 0, 0) 560#define SYS_ELR_EL2 sys_reg(3, 4, 4, 0, 1) 561#define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1) 562#define SYS_ESR_EL2 sys_reg(3, 4, 5, 2, 0) 563#define SYS_VSESR_EL2 sys_reg(3, 4, 5, 2, 3) 564#define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0) 565#define SYS_TFSR_EL2 sys_reg(3, 4, 5, 6, 0) 566 567#define SYS_VDISR_EL2 sys_reg(3, 4, 12, 1, 1) 568#define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x) 569#define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0) 570#define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1) 571#define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2) 572#define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3) 573 574#define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x) 575#define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0) 576#define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1) 577#define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2) 578#define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3) 579 580#define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4) 581#define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5) 582#define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0) 583#define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1) 584#define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2) 585#define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3) 586#define SYS_ICH_ELRSR_EL2 sys_reg(3, 4, 12, 11, 5) 587#define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7) 588 589#define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x) 590#define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0) 591#define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1) 592#define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2) 593#define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3) 594#define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4) 595#define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5) 596#define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6) 597#define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7) 598 599#define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x) 600#define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0) 601#define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1) 602#define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2) 603#define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3) 604#define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4) 605#define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5) 606#define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6) 607#define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7) 608 609/* VHE encodings for architectural EL0/1 system registers */ 610#define SYS_SCTLR_EL12 sys_reg(3, 5, 1, 0, 0) 611#define SYS_TTBR0_EL12 sys_reg(3, 5, 2, 0, 0) 612#define SYS_TTBR1_EL12 sys_reg(3, 5, 2, 0, 1) 613#define SYS_TCR_EL12 sys_reg(3, 5, 2, 0, 2) 614#define SYS_SPSR_EL12 sys_reg(3, 5, 4, 0, 0) 615#define SYS_ELR_EL12 sys_reg(3, 5, 4, 0, 1) 616#define SYS_AFSR0_EL12 sys_reg(3, 5, 5, 1, 0) 617#define SYS_AFSR1_EL12 sys_reg(3, 5, 5, 1, 1) 618#define SYS_ESR_EL12 sys_reg(3, 5, 5, 2, 0) 619#define SYS_TFSR_EL12 sys_reg(3, 5, 5, 6, 0) 620#define SYS_MAIR_EL12 sys_reg(3, 5, 10, 2, 0) 621#define SYS_AMAIR_EL12 sys_reg(3, 5, 10, 3, 0) 622#define SYS_VBAR_EL12 sys_reg(3, 5, 12, 0, 0) 623#define SYS_CNTKCTL_EL12 sys_reg(3, 5, 14, 1, 0) 624#define SYS_CNTP_TVAL_EL02 sys_reg(3, 5, 14, 2, 0) 625#define SYS_CNTP_CTL_EL02 sys_reg(3, 5, 14, 2, 1) 626#define SYS_CNTP_CVAL_EL02 sys_reg(3, 5, 14, 2, 2) 627#define SYS_CNTV_TVAL_EL02 sys_reg(3, 5, 14, 3, 0) 628#define SYS_CNTV_CTL_EL02 sys_reg(3, 5, 14, 3, 1) 629#define SYS_CNTV_CVAL_EL02 sys_reg(3, 5, 14, 3, 2) 630 631/* Common SCTLR_ELx flags. */ 632#define SCTLR_ELx_ENTP2 (BIT(60)) 633#define SCTLR_ELx_DSSBS (BIT(44)) 634#define SCTLR_ELx_ATA (BIT(43)) 635 636#define SCTLR_ELx_ENIA_SHIFT 31 637 638#define SCTLR_ELx_ITFSB (BIT(37)) 639#define SCTLR_ELx_ENIA (BIT(SCTLR_ELx_ENIA_SHIFT)) 640#define SCTLR_ELx_ENIB (BIT(30)) 641#define SCTLR_ELx_LSMAOE (BIT(29)) 642#define SCTLR_ELx_nTLSMD (BIT(28)) 643#define SCTLR_ELx_ENDA (BIT(27)) 644#define SCTLR_ELx_EE (BIT(25)) 645#define SCTLR_ELx_EIS (BIT(22)) 646#define SCTLR_ELx_IESB (BIT(21)) 647#define SCTLR_ELx_TSCXT (BIT(20)) 648#define SCTLR_ELx_WXN (BIT(19)) 649#define SCTLR_ELx_ENDB (BIT(13)) 650#define SCTLR_ELx_I (BIT(12)) 651#define SCTLR_ELx_EOS (BIT(11)) 652#define SCTLR_ELx_SA (BIT(3)) 653#define SCTLR_ELx_C (BIT(2)) 654#define SCTLR_ELx_A (BIT(1)) 655#define SCTLR_ELx_M (BIT(0)) 656 657/* SCTLR_EL2 specific flags. */ 658#define SCTLR_EL2_RES1 ((BIT(4)) | (BIT(5)) | (BIT(11)) | (BIT(16)) | \ 659 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \ 660 (BIT(29))) 661 662#ifdef CONFIG_CPU_BIG_ENDIAN 663#define ENDIAN_SET_EL2 SCTLR_ELx_EE 664#else 665#define ENDIAN_SET_EL2 0 666#endif 667 668#define INIT_SCTLR_EL2_MMU_ON \ 669 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I | \ 670 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 | \ 671 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1) 672 673#define INIT_SCTLR_EL2_MMU_OFF \ 674 (SCTLR_EL2_RES1 | ENDIAN_SET_EL2) 675 676/* SCTLR_EL1 specific flags. */ 677#ifdef CONFIG_CPU_BIG_ENDIAN 678#define ENDIAN_SET_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE) 679#else 680#define ENDIAN_SET_EL1 0 681#endif 682 683#define INIT_SCTLR_EL1_MMU_OFF \ 684 (ENDIAN_SET_EL1 | SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | \ 685 SCTLR_EL1_EIS | SCTLR_EL1_TSCXT | SCTLR_EL1_EOS) 686 687#define INIT_SCTLR_EL1_MMU_ON \ 688 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | \ 689 SCTLR_EL1_SA0 | SCTLR_EL1_SED | SCTLR_ELx_I | \ 690 SCTLR_EL1_DZE | SCTLR_EL1_UCT | SCTLR_EL1_nTWE | \ 691 SCTLR_ELx_IESB | SCTLR_EL1_SPAN | SCTLR_ELx_ITFSB | \ 692 ENDIAN_SET_EL1 | SCTLR_EL1_UCI | SCTLR_EL1_EPAN | \ 693 SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | SCTLR_EL1_EIS | \ 694 SCTLR_EL1_TSCXT | SCTLR_EL1_EOS) 695 696/* MAIR_ELx memory attributes (used by Linux) */ 697#define MAIR_ATTR_DEVICE_nGnRnE UL(0x00) 698#define MAIR_ATTR_DEVICE_nGnRE UL(0x04) 699#define MAIR_ATTR_NORMAL_NC UL(0x44) 700#define MAIR_ATTR_NORMAL_TAGGED UL(0xf0) 701#define MAIR_ATTR_NORMAL UL(0xff) 702#define MAIR_ATTR_MASK UL(0xff) 703 704/* Position the attr at the correct index */ 705#define MAIR_ATTRIDX(attr, idx) ((attr) << ((idx) * 8)) 706 707/* id_aa64isar1 */ 708#define ID_AA64ISAR1_I8MM_SHIFT 52 709#define ID_AA64ISAR1_DGH_SHIFT 48 710#define ID_AA64ISAR1_BF16_SHIFT 44 711#define ID_AA64ISAR1_SPECRES_SHIFT 40 712#define ID_AA64ISAR1_SB_SHIFT 36 713#define ID_AA64ISAR1_FRINTTS_SHIFT 32 714#define ID_AA64ISAR1_GPI_SHIFT 28 715#define ID_AA64ISAR1_GPA_SHIFT 24 716#define ID_AA64ISAR1_LRCPC_SHIFT 20 717#define ID_AA64ISAR1_FCMA_SHIFT 16 718#define ID_AA64ISAR1_JSCVT_SHIFT 12 719#define ID_AA64ISAR1_API_SHIFT 8 720#define ID_AA64ISAR1_APA_SHIFT 4 721#define ID_AA64ISAR1_DPB_SHIFT 0 722 723#define ID_AA64ISAR1_APA_NI 0x0 724#define ID_AA64ISAR1_APA_ARCHITECTED 0x1 725#define ID_AA64ISAR1_APA_ARCH_EPAC 0x2 726#define ID_AA64ISAR1_APA_ARCH_EPAC2 0x3 727#define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC 0x4 728#define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC_CMB 0x5 729#define ID_AA64ISAR1_API_NI 0x0 730#define ID_AA64ISAR1_API_IMP_DEF 0x1 731#define ID_AA64ISAR1_API_IMP_DEF_EPAC 0x2 732#define ID_AA64ISAR1_API_IMP_DEF_EPAC2 0x3 733#define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC 0x4 734#define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC_CMB 0x5 735#define ID_AA64ISAR1_GPA_NI 0x0 736#define ID_AA64ISAR1_GPA_ARCHITECTED 0x1 737#define ID_AA64ISAR1_GPI_NI 0x0 738#define ID_AA64ISAR1_GPI_IMP_DEF 0x1 739 740/* id_aa64isar2 */ 741#define ID_AA64ISAR2_CLEARBHB_SHIFT 28 742#define ID_AA64ISAR2_APA3_SHIFT 12 743#define ID_AA64ISAR2_GPA3_SHIFT 8 744#define ID_AA64ISAR2_RPRES_SHIFT 4 745#define ID_AA64ISAR2_WFXT_SHIFT 0 746 747#define ID_AA64ISAR2_RPRES_8BIT 0x0 748#define ID_AA64ISAR2_RPRES_12BIT 0x1 749/* 750 * Value 0x1 has been removed from the architecture, and is 751 * reserved, but has not yet been removed from the ARM ARM 752 * as of ARM DDI 0487G.b. 753 */ 754#define ID_AA64ISAR2_WFXT_NI 0x0 755#define ID_AA64ISAR2_WFXT_SUPPORTED 0x2 756 757#define ID_AA64ISAR2_APA3_NI 0x0 758#define ID_AA64ISAR2_APA3_ARCHITECTED 0x1 759#define ID_AA64ISAR2_APA3_ARCH_EPAC 0x2 760#define ID_AA64ISAR2_APA3_ARCH_EPAC2 0x3 761#define ID_AA64ISAR2_APA3_ARCH_EPAC2_FPAC 0x4 762#define ID_AA64ISAR2_APA3_ARCH_EPAC2_FPAC_CMB 0x5 763 764#define ID_AA64ISAR2_GPA3_NI 0x0 765#define ID_AA64ISAR2_GPA3_ARCHITECTED 0x1 766 767/* id_aa64pfr0 */ 768#define ID_AA64PFR0_CSV3_SHIFT 60 769#define ID_AA64PFR0_CSV2_SHIFT 56 770#define ID_AA64PFR0_DIT_SHIFT 48 771#define ID_AA64PFR0_AMU_SHIFT 44 772#define ID_AA64PFR0_MPAM_SHIFT 40 773#define ID_AA64PFR0_SEL2_SHIFT 36 774#define ID_AA64PFR0_SVE_SHIFT 32 775#define ID_AA64PFR0_RAS_SHIFT 28 776#define ID_AA64PFR0_GIC_SHIFT 24 777#define ID_AA64PFR0_ASIMD_SHIFT 20 778#define ID_AA64PFR0_FP_SHIFT 16 779#define ID_AA64PFR0_EL3_SHIFT 12 780#define ID_AA64PFR0_EL2_SHIFT 8 781#define ID_AA64PFR0_EL1_SHIFT 4 782#define ID_AA64PFR0_EL0_SHIFT 0 783 784#define ID_AA64PFR0_AMU 0x1 785#define ID_AA64PFR0_SVE 0x1 786#define ID_AA64PFR0_RAS_V1 0x1 787#define ID_AA64PFR0_RAS_V1P1 0x2 788#define ID_AA64PFR0_FP_NI 0xf 789#define ID_AA64PFR0_FP_SUPPORTED 0x0 790#define ID_AA64PFR0_ASIMD_NI 0xf 791#define ID_AA64PFR0_ASIMD_SUPPORTED 0x0 792#define ID_AA64PFR0_ELx_64BIT_ONLY 0x1 793#define ID_AA64PFR0_ELx_32BIT_64BIT 0x2 794 795/* id_aa64pfr1 */ 796#define ID_AA64PFR1_SME_SHIFT 24 797#define ID_AA64PFR1_MPAMFRAC_SHIFT 16 798#define ID_AA64PFR1_RASFRAC_SHIFT 12 799#define ID_AA64PFR1_MTE_SHIFT 8 800#define ID_AA64PFR1_SSBS_SHIFT 4 801#define ID_AA64PFR1_BT_SHIFT 0 802 803#define ID_AA64PFR1_SSBS_PSTATE_NI 0 804#define ID_AA64PFR1_SSBS_PSTATE_ONLY 1 805#define ID_AA64PFR1_SSBS_PSTATE_INSNS 2 806#define ID_AA64PFR1_BT_BTI 0x1 807#define ID_AA64PFR1_SME 1 808 809#define ID_AA64PFR1_MTE_NI 0x0 810#define ID_AA64PFR1_MTE_EL0 0x1 811#define ID_AA64PFR1_MTE 0x2 812#define ID_AA64PFR1_MTE_ASYMM 0x3 813 814/* id_aa64zfr0 */ 815#define ID_AA64ZFR0_F64MM_SHIFT 56 816#define ID_AA64ZFR0_F32MM_SHIFT 52 817#define ID_AA64ZFR0_I8MM_SHIFT 44 818#define ID_AA64ZFR0_SM4_SHIFT 40 819#define ID_AA64ZFR0_SHA3_SHIFT 32 820#define ID_AA64ZFR0_BF16_SHIFT 20 821#define ID_AA64ZFR0_BITPERM_SHIFT 16 822#define ID_AA64ZFR0_AES_SHIFT 4 823#define ID_AA64ZFR0_SVEVER_SHIFT 0 824 825#define ID_AA64ZFR0_F64MM 0x1 826#define ID_AA64ZFR0_F32MM 0x1 827#define ID_AA64ZFR0_I8MM 0x1 828#define ID_AA64ZFR0_BF16 0x1 829#define ID_AA64ZFR0_SM4 0x1 830#define ID_AA64ZFR0_SHA3 0x1 831#define ID_AA64ZFR0_BITPERM 0x1 832#define ID_AA64ZFR0_AES 0x1 833#define ID_AA64ZFR0_AES_PMULL 0x2 834#define ID_AA64ZFR0_SVEVER_SVE2 0x1 835 836/* id_aa64smfr0 */ 837#define ID_AA64SMFR0_FA64_SHIFT 63 838#define ID_AA64SMFR0_I16I64_SHIFT 52 839#define ID_AA64SMFR0_F64F64_SHIFT 48 840#define ID_AA64SMFR0_I8I32_SHIFT 36 841#define ID_AA64SMFR0_F16F32_SHIFT 35 842#define ID_AA64SMFR0_B16F32_SHIFT 34 843#define ID_AA64SMFR0_F32F32_SHIFT 32 844 845#define ID_AA64SMFR0_FA64 0x1 846#define ID_AA64SMFR0_I16I64 0xf 847#define ID_AA64SMFR0_F64F64 0x1 848#define ID_AA64SMFR0_I8I32 0xf 849#define ID_AA64SMFR0_F16F32 0x1 850#define ID_AA64SMFR0_B16F32 0x1 851#define ID_AA64SMFR0_F32F32 0x1 852 853/* id_aa64mmfr0 */ 854#define ID_AA64MMFR0_ECV_SHIFT 60 855#define ID_AA64MMFR0_FGT_SHIFT 56 856#define ID_AA64MMFR0_EXS_SHIFT 44 857#define ID_AA64MMFR0_TGRAN4_2_SHIFT 40 858#define ID_AA64MMFR0_TGRAN64_2_SHIFT 36 859#define ID_AA64MMFR0_TGRAN16_2_SHIFT 32 860#define ID_AA64MMFR0_TGRAN4_SHIFT 28 861#define ID_AA64MMFR0_TGRAN64_SHIFT 24 862#define ID_AA64MMFR0_TGRAN16_SHIFT 20 863#define ID_AA64MMFR0_BIGENDEL0_SHIFT 16 864#define ID_AA64MMFR0_SNSMEM_SHIFT 12 865#define ID_AA64MMFR0_BIGENDEL_SHIFT 8 866#define ID_AA64MMFR0_ASID_SHIFT 4 867#define ID_AA64MMFR0_PARANGE_SHIFT 0 868 869#define ID_AA64MMFR0_ASID_8 0x0 870#define ID_AA64MMFR0_ASID_16 0x2 871 872#define ID_AA64MMFR0_TGRAN4_NI 0xf 873#define ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 0x0 874#define ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 0x7 875#define ID_AA64MMFR0_TGRAN64_NI 0xf 876#define ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 0x0 877#define ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 0x7 878#define ID_AA64MMFR0_TGRAN16_NI 0x0 879#define ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 0x1 880#define ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 0xf 881 882#define ID_AA64MMFR0_PARANGE_32 0x0 883#define ID_AA64MMFR0_PARANGE_36 0x1 884#define ID_AA64MMFR0_PARANGE_40 0x2 885#define ID_AA64MMFR0_PARANGE_42 0x3 886#define ID_AA64MMFR0_PARANGE_44 0x4 887#define ID_AA64MMFR0_PARANGE_48 0x5 888#define ID_AA64MMFR0_PARANGE_52 0x6 889 890#define ARM64_MIN_PARANGE_BITS 32 891 892#define ID_AA64MMFR0_TGRAN_2_SUPPORTED_DEFAULT 0x0 893#define ID_AA64MMFR0_TGRAN_2_SUPPORTED_NONE 0x1 894#define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MIN 0x2 895#define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MAX 0x7 896 897#ifdef CONFIG_ARM64_PA_BITS_52 898#define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_52 899#else 900#define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_48 901#endif 902 903/* id_aa64mmfr1 */ 904#define ID_AA64MMFR1_ECBHB_SHIFT 60 905#define ID_AA64MMFR1_HCX_SHIFT 40 906#define ID_AA64MMFR1_AFP_SHIFT 44 907#define ID_AA64MMFR1_ETS_SHIFT 36 908#define ID_AA64MMFR1_TWED_SHIFT 32 909#define ID_AA64MMFR1_XNX_SHIFT 28 910#define ID_AA64MMFR1_SPECSEI_SHIFT 24 911#define ID_AA64MMFR1_PAN_SHIFT 20 912#define ID_AA64MMFR1_LOR_SHIFT 16 913#define ID_AA64MMFR1_HPD_SHIFT 12 914#define ID_AA64MMFR1_VHE_SHIFT 8 915#define ID_AA64MMFR1_VMIDBITS_SHIFT 4 916#define ID_AA64MMFR1_HADBS_SHIFT 0 917 918#define ID_AA64MMFR1_VMIDBITS_8 0 919#define ID_AA64MMFR1_VMIDBITS_16 2 920 921/* id_aa64mmfr2 */ 922#define ID_AA64MMFR2_E0PD_SHIFT 60 923#define ID_AA64MMFR2_EVT_SHIFT 56 924#define ID_AA64MMFR2_BBM_SHIFT 52 925#define ID_AA64MMFR2_TTL_SHIFT 48 926#define ID_AA64MMFR2_FWB_SHIFT 40 927#define ID_AA64MMFR2_IDS_SHIFT 36 928#define ID_AA64MMFR2_AT_SHIFT 32 929#define ID_AA64MMFR2_ST_SHIFT 28 930#define ID_AA64MMFR2_NV_SHIFT 24 931#define ID_AA64MMFR2_CCIDX_SHIFT 20 932#define ID_AA64MMFR2_LVA_SHIFT 16 933#define ID_AA64MMFR2_IESB_SHIFT 12 934#define ID_AA64MMFR2_LSM_SHIFT 8 935#define ID_AA64MMFR2_UAO_SHIFT 4 936#define ID_AA64MMFR2_CNP_SHIFT 0 937 938/* id_aa64dfr0 */ 939#define ID_AA64DFR0_MTPMU_SHIFT 48 940#define ID_AA64DFR0_TRBE_SHIFT 44 941#define ID_AA64DFR0_TRACE_FILT_SHIFT 40 942#define ID_AA64DFR0_DOUBLELOCK_SHIFT 36 943#define ID_AA64DFR0_PMSVER_SHIFT 32 944#define ID_AA64DFR0_CTX_CMPS_SHIFT 28 945#define ID_AA64DFR0_WRPS_SHIFT 20 946#define ID_AA64DFR0_BRPS_SHIFT 12 947#define ID_AA64DFR0_PMUVER_SHIFT 8 948#define ID_AA64DFR0_TRACEVER_SHIFT 4 949#define ID_AA64DFR0_DEBUGVER_SHIFT 0 950 951#define ID_AA64DFR0_PMUVER_8_0 0x1 952#define ID_AA64DFR0_PMUVER_8_1 0x4 953#define ID_AA64DFR0_PMUVER_8_4 0x5 954#define ID_AA64DFR0_PMUVER_8_5 0x6 955#define ID_AA64DFR0_PMUVER_8_7 0x7 956#define ID_AA64DFR0_PMUVER_IMP_DEF 0xf 957 958#define ID_AA64DFR0_PMSVER_8_2 0x1 959#define ID_AA64DFR0_PMSVER_8_3 0x2 960 961#define ID_DFR0_PERFMON_SHIFT 24 962 963#define ID_DFR0_PERFMON_8_0 0x3 964#define ID_DFR0_PERFMON_8_1 0x4 965#define ID_DFR0_PERFMON_8_4 0x5 966#define ID_DFR0_PERFMON_8_5 0x6 967 968#define ID_ISAR4_SWP_FRAC_SHIFT 28 969#define ID_ISAR4_PSR_M_SHIFT 24 970#define ID_ISAR4_SYNCH_PRIM_FRAC_SHIFT 20 971#define ID_ISAR4_BARRIER_SHIFT 16 972#define ID_ISAR4_SMC_SHIFT 12 973#define ID_ISAR4_WRITEBACK_SHIFT 8 974#define ID_ISAR4_WITHSHIFTS_SHIFT 4 975#define ID_ISAR4_UNPRIV_SHIFT 0 976 977#define ID_DFR1_MTPMU_SHIFT 0 978 979#define ID_ISAR0_DIVIDE_SHIFT 24 980#define ID_ISAR0_DEBUG_SHIFT 20 981#define ID_ISAR0_COPROC_SHIFT 16 982#define ID_ISAR0_CMPBRANCH_SHIFT 12 983#define ID_ISAR0_BITFIELD_SHIFT 8 984#define ID_ISAR0_BITCOUNT_SHIFT 4 985#define ID_ISAR0_SWAP_SHIFT 0 986 987#define ID_ISAR5_RDM_SHIFT 24 988#define ID_ISAR5_CRC32_SHIFT 16 989#define ID_ISAR5_SHA2_SHIFT 12 990#define ID_ISAR5_SHA1_SHIFT 8 991#define ID_ISAR5_AES_SHIFT 4 992#define ID_ISAR5_SEVL_SHIFT 0 993 994#define ID_ISAR6_I8MM_SHIFT 24 995#define ID_ISAR6_BF16_SHIFT 20 996#define ID_ISAR6_SPECRES_SHIFT 16 997#define ID_ISAR6_SB_SHIFT 12 998#define ID_ISAR6_FHM_SHIFT 8 999#define ID_ISAR6_DP_SHIFT 4 1000#define ID_ISAR6_JSCVT_SHIFT 0 1001 1002#define ID_MMFR0_INNERSHR_SHIFT 28 1003#define ID_MMFR0_FCSE_SHIFT 24 1004#define ID_MMFR0_AUXREG_SHIFT 20 1005#define ID_MMFR0_TCM_SHIFT 16 1006#define ID_MMFR0_SHARELVL_SHIFT 12 1007#define ID_MMFR0_OUTERSHR_SHIFT 8 1008#define ID_MMFR0_PMSA_SHIFT 4 1009#define ID_MMFR0_VMSA_SHIFT 0 1010 1011#define ID_MMFR4_EVT_SHIFT 28 1012#define ID_MMFR4_CCIDX_SHIFT 24 1013#define ID_MMFR4_LSM_SHIFT 20 1014#define ID_MMFR4_HPDS_SHIFT 16 1015#define ID_MMFR4_CNP_SHIFT 12 1016#define ID_MMFR4_XNX_SHIFT 8 1017#define ID_MMFR4_AC2_SHIFT 4 1018#define ID_MMFR4_SPECSEI_SHIFT 0 1019 1020#define ID_MMFR5_ETS_SHIFT 0 1021 1022#define ID_PFR0_DIT_SHIFT 24 1023#define ID_PFR0_CSV2_SHIFT 16 1024#define ID_PFR0_STATE3_SHIFT 12 1025#define ID_PFR0_STATE2_SHIFT 8 1026#define ID_PFR0_STATE1_SHIFT 4 1027#define ID_PFR0_STATE0_SHIFT 0 1028 1029#define ID_DFR0_PERFMON_SHIFT 24 1030#define ID_DFR0_MPROFDBG_SHIFT 20 1031#define ID_DFR0_MMAPTRC_SHIFT 16 1032#define ID_DFR0_COPTRC_SHIFT 12 1033#define ID_DFR0_MMAPDBG_SHIFT 8 1034#define ID_DFR0_COPSDBG_SHIFT 4 1035#define ID_DFR0_COPDBG_SHIFT 0 1036 1037#define ID_PFR2_SSBS_SHIFT 4 1038#define ID_PFR2_CSV3_SHIFT 0 1039 1040#define MVFR0_FPROUND_SHIFT 28 1041#define MVFR0_FPSHVEC_SHIFT 24 1042#define MVFR0_FPSQRT_SHIFT 20 1043#define MVFR0_FPDIVIDE_SHIFT 16 1044#define MVFR0_FPTRAP_SHIFT 12 1045#define MVFR0_FPDP_SHIFT 8 1046#define MVFR0_FPSP_SHIFT 4 1047#define MVFR0_SIMD_SHIFT 0 1048 1049#define MVFR1_SIMDFMAC_SHIFT 28 1050#define MVFR1_FPHP_SHIFT 24 1051#define MVFR1_SIMDHP_SHIFT 20 1052#define MVFR1_SIMDSP_SHIFT 16 1053#define MVFR1_SIMDINT_SHIFT 12 1054#define MVFR1_SIMDLS_SHIFT 8 1055#define MVFR1_FPDNAN_SHIFT 4 1056#define MVFR1_FPFTZ_SHIFT 0 1057 1058#define ID_PFR1_GIC_SHIFT 28 1059#define ID_PFR1_VIRT_FRAC_SHIFT 24 1060#define ID_PFR1_SEC_FRAC_SHIFT 20 1061#define ID_PFR1_GENTIMER_SHIFT 16 1062#define ID_PFR1_VIRTUALIZATION_SHIFT 12 1063#define ID_PFR1_MPROGMOD_SHIFT 8 1064#define ID_PFR1_SECURITY_SHIFT 4 1065#define ID_PFR1_PROGMOD_SHIFT 0 1066 1067#if defined(CONFIG_ARM64_4K_PAGES) 1068#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT 1069#define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 1070#define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 1071#define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN4_2_SHIFT 1072#elif defined(CONFIG_ARM64_16K_PAGES) 1073#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT 1074#define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 1075#define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 1076#define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN16_2_SHIFT 1077#elif defined(CONFIG_ARM64_64K_PAGES) 1078#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT 1079#define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 1080#define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 1081#define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN64_2_SHIFT 1082#endif 1083 1084#define MVFR2_FPMISC_SHIFT 4 1085#define MVFR2_SIMDMISC_SHIFT 0 1086 1087#define DCZID_DZP_SHIFT 4 1088#define DCZID_BS_SHIFT 0 1089 1090#define CPACR_EL1_FPEN_EL1EN (BIT(20)) /* enable EL1 access */ 1091#define CPACR_EL1_FPEN_EL0EN (BIT(21)) /* enable EL0 access, if EL1EN set */ 1092 1093#define CPACR_EL1_SMEN_EL1EN (BIT(24)) /* enable EL1 access */ 1094#define CPACR_EL1_SMEN_EL0EN (BIT(25)) /* enable EL0 access, if EL1EN set */ 1095 1096#define CPACR_EL1_ZEN_EL1EN (BIT(16)) /* enable EL1 access */ 1097#define CPACR_EL1_ZEN_EL0EN (BIT(17)) /* enable EL0 access, if EL1EN set */ 1098 1099/* GCR_EL1 Definitions */ 1100#define SYS_GCR_EL1_RRND (BIT(16)) 1101#define SYS_GCR_EL1_EXCL_MASK 0xffffUL 1102 1103#ifdef CONFIG_KASAN_HW_TAGS 1104/* 1105 * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it 1106 * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF. 1107 */ 1108#define __MTE_TAG_MIN (KASAN_TAG_MIN & 0xf) 1109#define __MTE_TAG_MAX (KASAN_TAG_MAX & 0xf) 1110#define __MTE_TAG_INCL GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN) 1111#define KERNEL_GCR_EL1_EXCL (SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL) 1112#else 1113#define KERNEL_GCR_EL1_EXCL SYS_GCR_EL1_EXCL_MASK 1114#endif 1115 1116#define KERNEL_GCR_EL1 (SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL) 1117 1118/* RGSR_EL1 Definitions */ 1119#define SYS_RGSR_EL1_TAG_MASK 0xfUL 1120#define SYS_RGSR_EL1_SEED_SHIFT 8 1121#define SYS_RGSR_EL1_SEED_MASK 0xffffUL 1122 1123/* GMID_EL1 field definitions */ 1124#define SYS_GMID_EL1_BS_SHIFT 0 1125#define SYS_GMID_EL1_BS_SIZE 4 1126 1127/* TFSR{,E0}_EL1 bit definitions */ 1128#define SYS_TFSR_EL1_TF0_SHIFT 0 1129#define SYS_TFSR_EL1_TF1_SHIFT 1 1130#define SYS_TFSR_EL1_TF0 (UL(1) << SYS_TFSR_EL1_TF0_SHIFT) 1131#define SYS_TFSR_EL1_TF1 (UL(1) << SYS_TFSR_EL1_TF1_SHIFT) 1132 1133/* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */ 1134#define SYS_MPIDR_SAFE_VAL (BIT(31)) 1135 1136#define TRFCR_ELx_TS_SHIFT 5 1137#define TRFCR_ELx_TS_VIRTUAL ((0x1UL) << TRFCR_ELx_TS_SHIFT) 1138#define TRFCR_ELx_TS_GUEST_PHYSICAL ((0x2UL) << TRFCR_ELx_TS_SHIFT) 1139#define TRFCR_ELx_TS_PHYSICAL ((0x3UL) << TRFCR_ELx_TS_SHIFT) 1140#define TRFCR_EL2_CX BIT(3) 1141#define TRFCR_ELx_ExTRE BIT(1) 1142#define TRFCR_ELx_E0TRE BIT(0) 1143 1144/* HCRX_EL2 definitions */ 1145#define HCRX_EL2_SMPME_MASK (1 << 5) 1146 1147/* GIC Hypervisor interface registers */ 1148/* ICH_MISR_EL2 bit definitions */ 1149#define ICH_MISR_EOI (1 << 0) 1150#define ICH_MISR_U (1 << 1) 1151 1152/* ICH_LR*_EL2 bit definitions */ 1153#define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1) 1154 1155#define ICH_LR_EOI (1ULL << 41) 1156#define ICH_LR_GROUP (1ULL << 60) 1157#define ICH_LR_HW (1ULL << 61) 1158#define ICH_LR_STATE (3ULL << 62) 1159#define ICH_LR_PENDING_BIT (1ULL << 62) 1160#define ICH_LR_ACTIVE_BIT (1ULL << 63) 1161#define ICH_LR_PHYS_ID_SHIFT 32 1162#define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT) 1163#define ICH_LR_PRIORITY_SHIFT 48 1164#define ICH_LR_PRIORITY_MASK (0xffULL << ICH_LR_PRIORITY_SHIFT) 1165 1166/* ICH_HCR_EL2 bit definitions */ 1167#define ICH_HCR_EN (1 << 0) 1168#define ICH_HCR_UIE (1 << 1) 1169#define ICH_HCR_NPIE (1 << 3) 1170#define ICH_HCR_TC (1 << 10) 1171#define ICH_HCR_TALL0 (1 << 11) 1172#define ICH_HCR_TALL1 (1 << 12) 1173#define ICH_HCR_TDIR (1 << 14) 1174#define ICH_HCR_EOIcount_SHIFT 27 1175#define ICH_HCR_EOIcount_MASK (0x1f << ICH_HCR_EOIcount_SHIFT) 1176 1177/* ICH_VMCR_EL2 bit definitions */ 1178#define ICH_VMCR_ACK_CTL_SHIFT 2 1179#define ICH_VMCR_ACK_CTL_MASK (1 << ICH_VMCR_ACK_CTL_SHIFT) 1180#define ICH_VMCR_FIQ_EN_SHIFT 3 1181#define ICH_VMCR_FIQ_EN_MASK (1 << ICH_VMCR_FIQ_EN_SHIFT) 1182#define ICH_VMCR_CBPR_SHIFT 4 1183#define ICH_VMCR_CBPR_MASK (1 << ICH_VMCR_CBPR_SHIFT) 1184#define ICH_VMCR_EOIM_SHIFT 9 1185#define ICH_VMCR_EOIM_MASK (1 << ICH_VMCR_EOIM_SHIFT) 1186#define ICH_VMCR_BPR1_SHIFT 18 1187#define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT) 1188#define ICH_VMCR_BPR0_SHIFT 21 1189#define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT) 1190#define ICH_VMCR_PMR_SHIFT 24 1191#define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT) 1192#define ICH_VMCR_ENG0_SHIFT 0 1193#define ICH_VMCR_ENG0_MASK (1 << ICH_VMCR_ENG0_SHIFT) 1194#define ICH_VMCR_ENG1_SHIFT 1 1195#define ICH_VMCR_ENG1_MASK (1 << ICH_VMCR_ENG1_SHIFT) 1196 1197/* ICH_VTR_EL2 bit definitions */ 1198#define ICH_VTR_PRI_BITS_SHIFT 29 1199#define ICH_VTR_PRI_BITS_MASK (7 << ICH_VTR_PRI_BITS_SHIFT) 1200#define ICH_VTR_ID_BITS_SHIFT 23 1201#define ICH_VTR_ID_BITS_MASK (7 << ICH_VTR_ID_BITS_SHIFT) 1202#define ICH_VTR_SEIS_SHIFT 22 1203#define ICH_VTR_SEIS_MASK (1 << ICH_VTR_SEIS_SHIFT) 1204#define ICH_VTR_A3V_SHIFT 21 1205#define ICH_VTR_A3V_MASK (1 << ICH_VTR_A3V_SHIFT) 1206#define ICH_VTR_TDS_SHIFT 19 1207#define ICH_VTR_TDS_MASK (1 << ICH_VTR_TDS_SHIFT) 1208 1209/* HFG[WR]TR_EL2 bit definitions */ 1210#define HFGxTR_EL2_nTPIDR2_EL0_SHIFT 55 1211#define HFGxTR_EL2_nTPIDR2_EL0_MASK BIT_MASK(HFGxTR_EL2_nTPIDR2_EL0_SHIFT) 1212#define HFGxTR_EL2_nSMPRI_EL1_SHIFT 54 1213#define HFGxTR_EL2_nSMPRI_EL1_MASK BIT_MASK(HFGxTR_EL2_nSMPRI_EL1_SHIFT) 1214 1215#define ARM64_FEATURE_FIELD_BITS 4 1216 1217/* Create a mask for the feature bits of the specified feature. */ 1218#define ARM64_FEATURE_MASK(x) (GENMASK_ULL(x##_SHIFT + ARM64_FEATURE_FIELD_BITS - 1, x##_SHIFT)) 1219 1220#ifdef __ASSEMBLY__ 1221 1222 .macro mrs_s, rt, sreg 1223 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt)) 1224 .endm 1225 1226 .macro msr_s, sreg, rt 1227 __emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt)) 1228 .endm 1229 1230#else 1231 1232#include <linux/build_bug.h> 1233#include <linux/types.h> 1234#include <asm/alternative.h> 1235 1236#define DEFINE_MRS_S \ 1237 __DEFINE_ASM_GPR_NUMS \ 1238" .macro mrs_s, rt, sreg\n" \ 1239 __emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1240" .endm\n" 1241 1242#define DEFINE_MSR_S \ 1243 __DEFINE_ASM_GPR_NUMS \ 1244" .macro msr_s, sreg, rt\n" \ 1245 __emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1246" .endm\n" 1247 1248#define UNDEFINE_MRS_S \ 1249" .purgem mrs_s\n" 1250 1251#define UNDEFINE_MSR_S \ 1252" .purgem msr_s\n" 1253 1254#define __mrs_s(v, r) \ 1255 DEFINE_MRS_S \ 1256" mrs_s " v ", " __stringify(r) "\n" \ 1257 UNDEFINE_MRS_S 1258 1259#define __msr_s(r, v) \ 1260 DEFINE_MSR_S \ 1261" msr_s " __stringify(r) ", " v "\n" \ 1262 UNDEFINE_MSR_S 1263 1264/* 1265 * Unlike read_cpuid, calls to read_sysreg are never expected to be 1266 * optimized away or replaced with synthetic values. 1267 */ 1268#define read_sysreg(r) ({ \ 1269 u64 __val; \ 1270 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \ 1271 __val; \ 1272}) 1273 1274/* 1275 * The "Z" constraint normally means a zero immediate, but when combined with 1276 * the "%x0" template means XZR. 1277 */ 1278#define write_sysreg(v, r) do { \ 1279 u64 __val = (u64)(v); \ 1280 asm volatile("msr " __stringify(r) ", %x0" \ 1281 : : "rZ" (__val)); \ 1282} while (0) 1283 1284/* 1285 * For registers without architectural names, or simply unsupported by 1286 * GAS. 1287 */ 1288#define read_sysreg_s(r) ({ \ 1289 u64 __val; \ 1290 asm volatile(__mrs_s("%0", r) : "=r" (__val)); \ 1291 __val; \ 1292}) 1293 1294#define write_sysreg_s(v, r) do { \ 1295 u64 __val = (u64)(v); \ 1296 asm volatile(__msr_s(r, "%x0") : : "rZ" (__val)); \ 1297} while (0) 1298 1299/* 1300 * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the 1301 * set mask are set. Other bits are left as-is. 1302 */ 1303#define sysreg_clear_set(sysreg, clear, set) do { \ 1304 u64 __scs_val = read_sysreg(sysreg); \ 1305 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1306 if (__scs_new != __scs_val) \ 1307 write_sysreg(__scs_new, sysreg); \ 1308} while (0) 1309 1310#define sysreg_clear_set_s(sysreg, clear, set) do { \ 1311 u64 __scs_val = read_sysreg_s(sysreg); \ 1312 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1313 if (__scs_new != __scs_val) \ 1314 write_sysreg_s(__scs_new, sysreg); \ 1315} while (0) 1316 1317#define read_sysreg_par() ({ \ 1318 u64 par; \ 1319 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1320 par = read_sysreg(par_el1); \ 1321 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1322 par; \ 1323}) 1324 1325#endif 1326 1327#define SYS_FIELD_PREP(reg, field, val) \ 1328 FIELD_PREP(reg##_##field##_MASK, val) 1329 1330#define SYS_FIELD_PREP_ENUM(reg, field, val) \ 1331 FIELD_PREP(reg##_##field##_MASK, reg##_##field##_##val) 1332 1333#endif /* __ASM_SYSREG_H */