cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

pata_arasan_cf.c (26644B)


      1/*
      2 * drivers/ata/pata_arasan_cf.c
      3 *
      4 * Arasan Compact Flash host controller source file
      5 *
      6 * Copyright (C) 2011 ST Microelectronics
      7 * Viresh Kumar <vireshk@kernel.org>
      8 *
      9 * This file is licensed under the terms of the GNU General Public
     10 * License version 2. This program is licensed "as is" without any
     11 * warranty of any kind, whether express or implied.
     12 */
     13
     14/*
     15 * The Arasan CompactFlash Device Controller IP core has three basic modes of
     16 * operation: PC card ATA using I/O mode, PC card ATA using memory mode, PC card
     17 * ATA using true IDE modes. This driver supports only True IDE mode currently.
     18 *
     19 * Arasan CF Controller shares global irq register with Arasan XD Controller.
     20 *
     21 * Tested on arch/arm/mach-spear13xx
     22 */
     23
     24#include <linux/ata.h>
     25#include <linux/clk.h>
     26#include <linux/completion.h>
     27#include <linux/delay.h>
     28#include <linux/dmaengine.h>
     29#include <linux/io.h>
     30#include <linux/irq.h>
     31#include <linux/kernel.h>
     32#include <linux/libata.h>
     33#include <linux/module.h>
     34#include <linux/of.h>
     35#include <linux/pata_arasan_cf_data.h>
     36#include <linux/platform_device.h>
     37#include <linux/pm.h>
     38#include <linux/slab.h>
     39#include <linux/spinlock.h>
     40#include <linux/types.h>
     41#include <linux/workqueue.h>
     42#include <trace/events/libata.h>
     43
     44#define DRIVER_NAME	"arasan_cf"
     45#define TIMEOUT		msecs_to_jiffies(3000)
     46
     47/* Registers */
     48/* CompactFlash Interface Status */
     49#define CFI_STS			0x000
     50	#define STS_CHG				(1)
     51	#define BIN_AUDIO_OUT			(1 << 1)
     52	#define CARD_DETECT1			(1 << 2)
     53	#define CARD_DETECT2			(1 << 3)
     54	#define INP_ACK				(1 << 4)
     55	#define CARD_READY			(1 << 5)
     56	#define IO_READY			(1 << 6)
     57	#define B16_IO_PORT_SEL			(1 << 7)
     58/* IRQ */
     59#define IRQ_STS			0x004
     60/* Interrupt Enable */
     61#define IRQ_EN			0x008
     62	#define CARD_DETECT_IRQ			(1)
     63	#define STATUS_CHNG_IRQ			(1 << 1)
     64	#define MEM_MODE_IRQ			(1 << 2)
     65	#define IO_MODE_IRQ			(1 << 3)
     66	#define TRUE_IDE_MODE_IRQ		(1 << 8)
     67	#define PIO_XFER_ERR_IRQ		(1 << 9)
     68	#define BUF_AVAIL_IRQ			(1 << 10)
     69	#define XFER_DONE_IRQ			(1 << 11)
     70	#define IGNORED_IRQS	(STATUS_CHNG_IRQ | MEM_MODE_IRQ | IO_MODE_IRQ |\
     71					TRUE_IDE_MODE_IRQ)
     72	#define TRUE_IDE_IRQS	(CARD_DETECT_IRQ | PIO_XFER_ERR_IRQ |\
     73					BUF_AVAIL_IRQ | XFER_DONE_IRQ)
     74/* Operation Mode */
     75#define OP_MODE			0x00C
     76	#define CARD_MODE_MASK			(0x3)
     77	#define MEM_MODE			(0x0)
     78	#define IO_MODE				(0x1)
     79	#define TRUE_IDE_MODE			(0x2)
     80
     81	#define CARD_TYPE_MASK			(1 << 2)
     82	#define CF_CARD				(0)
     83	#define CF_PLUS_CARD			(1 << 2)
     84
     85	#define CARD_RESET			(1 << 3)
     86	#define CFHOST_ENB			(1 << 4)
     87	#define OUTPUTS_TRISTATE		(1 << 5)
     88	#define ULTRA_DMA_ENB			(1 << 8)
     89	#define MULTI_WORD_DMA_ENB		(1 << 9)
     90	#define DRQ_BLOCK_SIZE_MASK		(0x3 << 11)
     91	#define DRQ_BLOCK_SIZE_512		(0)
     92	#define DRQ_BLOCK_SIZE_1024		(1 << 11)
     93	#define DRQ_BLOCK_SIZE_2048		(2 << 11)
     94	#define DRQ_BLOCK_SIZE_4096		(3 << 11)
     95/* CF Interface Clock Configuration */
     96#define CLK_CFG			0x010
     97	#define CF_IF_CLK_MASK			(0XF)
     98/* CF Timing Mode Configuration */
     99#define TM_CFG			0x014
    100	#define MEM_MODE_TIMING_MASK		(0x3)
    101	#define MEM_MODE_TIMING_250NS		(0x0)
    102	#define MEM_MODE_TIMING_120NS		(0x1)
    103	#define MEM_MODE_TIMING_100NS		(0x2)
    104	#define MEM_MODE_TIMING_80NS		(0x3)
    105
    106	#define IO_MODE_TIMING_MASK		(0x3 << 2)
    107	#define IO_MODE_TIMING_250NS		(0x0 << 2)
    108	#define IO_MODE_TIMING_120NS		(0x1 << 2)
    109	#define IO_MODE_TIMING_100NS		(0x2 << 2)
    110	#define IO_MODE_TIMING_80NS		(0x3 << 2)
    111
    112	#define TRUEIDE_PIO_TIMING_MASK		(0x7 << 4)
    113	#define TRUEIDE_PIO_TIMING_SHIFT	4
    114
    115	#define TRUEIDE_MWORD_DMA_TIMING_MASK	(0x7 << 7)
    116	#define TRUEIDE_MWORD_DMA_TIMING_SHIFT	7
    117
    118	#define ULTRA_DMA_TIMING_MASK		(0x7 << 10)
    119	#define ULTRA_DMA_TIMING_SHIFT		10
    120/* CF Transfer Address */
    121#define XFER_ADDR		0x014
    122	#define XFER_ADDR_MASK			(0x7FF)
    123	#define MAX_XFER_COUNT			0x20000u
    124/* Transfer Control */
    125#define XFER_CTR		0x01C
    126	#define XFER_COUNT_MASK			(0x3FFFF)
    127	#define ADDR_INC_DISABLE		(1 << 24)
    128	#define XFER_WIDTH_MASK			(1 << 25)
    129	#define XFER_WIDTH_8B			(0)
    130	#define XFER_WIDTH_16B			(1 << 25)
    131
    132	#define MEM_TYPE_MASK			(1 << 26)
    133	#define MEM_TYPE_COMMON			(0)
    134	#define MEM_TYPE_ATTRIBUTE		(1 << 26)
    135
    136	#define MEM_IO_XFER_MASK		(1 << 27)
    137	#define MEM_XFER			(0)
    138	#define IO_XFER				(1 << 27)
    139
    140	#define DMA_XFER_MODE			(1 << 28)
    141
    142	#define AHB_BUS_NORMAL_PIO_OPRTN	(~(1 << 29))
    143	#define XFER_DIR_MASK			(1 << 30)
    144	#define XFER_READ			(0)
    145	#define XFER_WRITE			(1 << 30)
    146
    147	#define XFER_START			(1 << 31)
    148/* Write Data Port */
    149#define WRITE_PORT		0x024
    150/* Read Data Port */
    151#define READ_PORT		0x028
    152/* ATA Data Port */
    153#define ATA_DATA_PORT		0x030
    154	#define ATA_DATA_PORT_MASK		(0xFFFF)
    155/* ATA Error/Features */
    156#define ATA_ERR_FTR		0x034
    157/* ATA Sector Count */
    158#define ATA_SC			0x038
    159/* ATA Sector Number */
    160#define ATA_SN			0x03C
    161/* ATA Cylinder Low */
    162#define ATA_CL			0x040
    163/* ATA Cylinder High */
    164#define ATA_CH			0x044
    165/* ATA Select Card/Head */
    166#define ATA_SH			0x048
    167/* ATA Status-Command */
    168#define ATA_STS_CMD		0x04C
    169/* ATA Alternate Status/Device Control */
    170#define ATA_ASTS_DCTR		0x050
    171/* Extended Write Data Port 0x200-0x3FC */
    172#define EXT_WRITE_PORT		0x200
    173/* Extended Read Data Port 0x400-0x5FC */
    174#define EXT_READ_PORT		0x400
    175	#define FIFO_SIZE	0x200u
    176/* Global Interrupt Status */
    177#define GIRQ_STS		0x800
    178/* Global Interrupt Status enable */
    179#define GIRQ_STS_EN		0x804
    180/* Global Interrupt Signal enable */
    181#define GIRQ_SGN_EN		0x808
    182	#define GIRQ_CF		(1)
    183	#define GIRQ_XD		(1 << 1)
    184
    185/* Compact Flash Controller Dev Structure */
    186struct arasan_cf_dev {
    187	/* pointer to ata_host structure */
    188	struct ata_host *host;
    189	/* clk structure */
    190	struct clk *clk;
    191
    192	/* physical base address of controller */
    193	dma_addr_t pbase;
    194	/* virtual base address of controller */
    195	void __iomem *vbase;
    196	/* irq number*/
    197	int irq;
    198
    199	/* status to be updated to framework regarding DMA transfer */
    200	u8 dma_status;
    201	/* Card is present or Not */
    202	u8 card_present;
    203
    204	/* dma specific */
    205	/* Completion for transfer complete interrupt from controller */
    206	struct completion cf_completion;
    207	/* Completion for DMA transfer complete. */
    208	struct completion dma_completion;
    209	/* Dma channel allocated */
    210	struct dma_chan *dma_chan;
    211	/* Mask for DMA transfers */
    212	dma_cap_mask_t mask;
    213	/* DMA transfer work */
    214	struct work_struct work;
    215	/* DMA delayed finish work */
    216	struct delayed_work dwork;
    217	/* qc to be transferred using DMA */
    218	struct ata_queued_cmd *qc;
    219};
    220
    221static struct scsi_host_template arasan_cf_sht = {
    222	ATA_BASE_SHT(DRIVER_NAME),
    223	.dma_boundary = 0xFFFFFFFFUL,
    224};
    225
    226static void cf_dumpregs(struct arasan_cf_dev *acdev)
    227{
    228	struct device *dev = acdev->host->dev;
    229
    230	dev_dbg(dev, ": =========== REGISTER DUMP ===========");
    231	dev_dbg(dev, ": CFI_STS: %x", readl(acdev->vbase + CFI_STS));
    232	dev_dbg(dev, ": IRQ_STS: %x", readl(acdev->vbase + IRQ_STS));
    233	dev_dbg(dev, ": IRQ_EN: %x", readl(acdev->vbase + IRQ_EN));
    234	dev_dbg(dev, ": OP_MODE: %x", readl(acdev->vbase + OP_MODE));
    235	dev_dbg(dev, ": CLK_CFG: %x", readl(acdev->vbase + CLK_CFG));
    236	dev_dbg(dev, ": TM_CFG: %x", readl(acdev->vbase + TM_CFG));
    237	dev_dbg(dev, ": XFER_CTR: %x", readl(acdev->vbase + XFER_CTR));
    238	dev_dbg(dev, ": GIRQ_STS: %x", readl(acdev->vbase + GIRQ_STS));
    239	dev_dbg(dev, ": GIRQ_STS_EN: %x", readl(acdev->vbase + GIRQ_STS_EN));
    240	dev_dbg(dev, ": GIRQ_SGN_EN: %x", readl(acdev->vbase + GIRQ_SGN_EN));
    241	dev_dbg(dev, ": =====================================");
    242}
    243
    244/* Enable/Disable global interrupts shared between CF and XD ctrlr. */
    245static void cf_ginterrupt_enable(struct arasan_cf_dev *acdev, bool enable)
    246{
    247	/* enable should be 0 or 1 */
    248	writel(enable, acdev->vbase + GIRQ_STS_EN);
    249	writel(enable, acdev->vbase + GIRQ_SGN_EN);
    250}
    251
    252/* Enable/Disable CF interrupts */
    253static inline void
    254cf_interrupt_enable(struct arasan_cf_dev *acdev, u32 mask, bool enable)
    255{
    256	u32 val = readl(acdev->vbase + IRQ_EN);
    257	/* clear & enable/disable irqs */
    258	if (enable) {
    259		writel(mask, acdev->vbase + IRQ_STS);
    260		writel(val | mask, acdev->vbase + IRQ_EN);
    261	} else
    262		writel(val & ~mask, acdev->vbase + IRQ_EN);
    263}
    264
    265static inline void cf_card_reset(struct arasan_cf_dev *acdev)
    266{
    267	u32 val = readl(acdev->vbase + OP_MODE);
    268
    269	writel(val | CARD_RESET, acdev->vbase + OP_MODE);
    270	udelay(200);
    271	writel(val & ~CARD_RESET, acdev->vbase + OP_MODE);
    272}
    273
    274static inline void cf_ctrl_reset(struct arasan_cf_dev *acdev)
    275{
    276	writel(readl(acdev->vbase + OP_MODE) & ~CFHOST_ENB,
    277			acdev->vbase + OP_MODE);
    278	writel(readl(acdev->vbase + OP_MODE) | CFHOST_ENB,
    279			acdev->vbase + OP_MODE);
    280}
    281
    282static void cf_card_detect(struct arasan_cf_dev *acdev, bool hotplugged)
    283{
    284	struct ata_port *ap = acdev->host->ports[0];
    285	struct ata_eh_info *ehi = &ap->link.eh_info;
    286	u32 val = readl(acdev->vbase + CFI_STS);
    287
    288	/* Both CD1 & CD2 should be low if card inserted completely */
    289	if (!(val & (CARD_DETECT1 | CARD_DETECT2))) {
    290		if (acdev->card_present)
    291			return;
    292		acdev->card_present = 1;
    293		cf_card_reset(acdev);
    294	} else {
    295		if (!acdev->card_present)
    296			return;
    297		acdev->card_present = 0;
    298	}
    299
    300	if (hotplugged) {
    301		ata_ehi_hotplugged(ehi);
    302		ata_port_freeze(ap);
    303	}
    304}
    305
    306static int cf_init(struct arasan_cf_dev *acdev)
    307{
    308	struct arasan_cf_pdata *pdata = dev_get_platdata(acdev->host->dev);
    309	unsigned int if_clk;
    310	unsigned long flags;
    311	int ret = 0;
    312
    313	ret = clk_prepare_enable(acdev->clk);
    314	if (ret) {
    315		dev_dbg(acdev->host->dev, "clock enable failed");
    316		return ret;
    317	}
    318
    319	ret = clk_set_rate(acdev->clk, 166000000);
    320	if (ret) {
    321		dev_warn(acdev->host->dev, "clock set rate failed");
    322		clk_disable_unprepare(acdev->clk);
    323		return ret;
    324	}
    325
    326	spin_lock_irqsave(&acdev->host->lock, flags);
    327	/* configure CF interface clock */
    328	/* TODO: read from device tree */
    329	if_clk = CF_IF_CLK_166M;
    330	if (pdata && pdata->cf_if_clk <= CF_IF_CLK_200M)
    331		if_clk = pdata->cf_if_clk;
    332
    333	writel(if_clk, acdev->vbase + CLK_CFG);
    334
    335	writel(TRUE_IDE_MODE | CFHOST_ENB, acdev->vbase + OP_MODE);
    336	cf_interrupt_enable(acdev, CARD_DETECT_IRQ, 1);
    337	cf_ginterrupt_enable(acdev, 1);
    338	spin_unlock_irqrestore(&acdev->host->lock, flags);
    339
    340	return ret;
    341}
    342
    343static void cf_exit(struct arasan_cf_dev *acdev)
    344{
    345	unsigned long flags;
    346
    347	spin_lock_irqsave(&acdev->host->lock, flags);
    348	cf_ginterrupt_enable(acdev, 0);
    349	cf_interrupt_enable(acdev, TRUE_IDE_IRQS, 0);
    350	cf_card_reset(acdev);
    351	writel(readl(acdev->vbase + OP_MODE) & ~CFHOST_ENB,
    352			acdev->vbase + OP_MODE);
    353	spin_unlock_irqrestore(&acdev->host->lock, flags);
    354	clk_disable_unprepare(acdev->clk);
    355}
    356
    357static void dma_callback(void *dev)
    358{
    359	struct arasan_cf_dev *acdev = dev;
    360
    361	complete(&acdev->dma_completion);
    362}
    363
    364static inline void dma_complete(struct arasan_cf_dev *acdev)
    365{
    366	struct ata_queued_cmd *qc = acdev->qc;
    367	unsigned long flags;
    368
    369	acdev->qc = NULL;
    370	ata_sff_interrupt(acdev->irq, acdev->host);
    371
    372	spin_lock_irqsave(&acdev->host->lock, flags);
    373	if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
    374		ata_ehi_push_desc(&qc->ap->link.eh_info, "DMA Failed: Timeout");
    375	spin_unlock_irqrestore(&acdev->host->lock, flags);
    376}
    377
    378static inline int wait4buf(struct arasan_cf_dev *acdev)
    379{
    380	if (!wait_for_completion_timeout(&acdev->cf_completion, TIMEOUT)) {
    381		u32 rw = acdev->qc->tf.flags & ATA_TFLAG_WRITE;
    382
    383		dev_err(acdev->host->dev, "%s TimeOut", rw ? "write" : "read");
    384		return -ETIMEDOUT;
    385	}
    386
    387	/* Check if PIO Error interrupt has occurred */
    388	if (acdev->dma_status & ATA_DMA_ERR)
    389		return -EAGAIN;
    390
    391	return 0;
    392}
    393
    394static int
    395dma_xfer(struct arasan_cf_dev *acdev, dma_addr_t src, dma_addr_t dest, u32 len)
    396{
    397	struct dma_async_tx_descriptor *tx;
    398	struct dma_chan *chan = acdev->dma_chan;
    399	dma_cookie_t cookie;
    400	unsigned long flags = DMA_PREP_INTERRUPT;
    401	int ret = 0;
    402
    403	tx = chan->device->device_prep_dma_memcpy(chan, dest, src, len, flags);
    404	if (!tx) {
    405		dev_err(acdev->host->dev, "device_prep_dma_memcpy failed\n");
    406		return -EAGAIN;
    407	}
    408
    409	tx->callback = dma_callback;
    410	tx->callback_param = acdev;
    411	cookie = tx->tx_submit(tx);
    412
    413	ret = dma_submit_error(cookie);
    414	if (ret) {
    415		dev_err(acdev->host->dev, "dma_submit_error\n");
    416		return ret;
    417	}
    418
    419	chan->device->device_issue_pending(chan);
    420
    421	/* Wait for DMA to complete */
    422	if (!wait_for_completion_timeout(&acdev->dma_completion, TIMEOUT)) {
    423		dmaengine_terminate_all(chan);
    424		dev_err(acdev->host->dev, "wait_for_completion_timeout\n");
    425		return -ETIMEDOUT;
    426	}
    427
    428	return ret;
    429}
    430
    431static int sg_xfer(struct arasan_cf_dev *acdev, struct scatterlist *sg)
    432{
    433	dma_addr_t dest = 0, src = 0;
    434	u32 xfer_cnt, sglen, dma_len, xfer_ctr;
    435	u32 write = acdev->qc->tf.flags & ATA_TFLAG_WRITE;
    436	unsigned long flags;
    437	int ret = 0;
    438
    439	sglen = sg_dma_len(sg);
    440	if (write) {
    441		src = sg_dma_address(sg);
    442		dest = acdev->pbase + EXT_WRITE_PORT;
    443	} else {
    444		dest = sg_dma_address(sg);
    445		src = acdev->pbase + EXT_READ_PORT;
    446	}
    447
    448	/*
    449	 * For each sg:
    450	 * MAX_XFER_COUNT data will be transferred before we get transfer
    451	 * complete interrupt. Between after FIFO_SIZE data
    452	 * buffer available interrupt will be generated. At this time we will
    453	 * fill FIFO again: max FIFO_SIZE data.
    454	 */
    455	while (sglen) {
    456		xfer_cnt = min(sglen, MAX_XFER_COUNT);
    457		spin_lock_irqsave(&acdev->host->lock, flags);
    458		xfer_ctr = readl(acdev->vbase + XFER_CTR) &
    459			~XFER_COUNT_MASK;
    460		writel(xfer_ctr | xfer_cnt | XFER_START,
    461				acdev->vbase + XFER_CTR);
    462		spin_unlock_irqrestore(&acdev->host->lock, flags);
    463
    464		/* continue dma xfers until current sg is completed */
    465		while (xfer_cnt) {
    466			/* wait for read to complete */
    467			if (!write) {
    468				ret = wait4buf(acdev);
    469				if (ret)
    470					goto fail;
    471			}
    472
    473			/* read/write FIFO in chunk of FIFO_SIZE */
    474			dma_len = min(xfer_cnt, FIFO_SIZE);
    475			ret = dma_xfer(acdev, src, dest, dma_len);
    476			if (ret) {
    477				dev_err(acdev->host->dev, "dma failed");
    478				goto fail;
    479			}
    480
    481			if (write)
    482				src += dma_len;
    483			else
    484				dest += dma_len;
    485
    486			sglen -= dma_len;
    487			xfer_cnt -= dma_len;
    488
    489			/* wait for write to complete */
    490			if (write) {
    491				ret = wait4buf(acdev);
    492				if (ret)
    493					goto fail;
    494			}
    495		}
    496	}
    497
    498fail:
    499	spin_lock_irqsave(&acdev->host->lock, flags);
    500	writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
    501			acdev->vbase + XFER_CTR);
    502	spin_unlock_irqrestore(&acdev->host->lock, flags);
    503
    504	return ret;
    505}
    506
    507/*
    508 * This routine uses External DMA controller to read/write data to FIFO of CF
    509 * controller. There are two xfer related interrupt supported by CF controller:
    510 * - buf_avail: This interrupt is generated as soon as we have buffer of 512
    511 *	bytes available for reading or empty buffer available for writing.
    512 * - xfer_done: This interrupt is generated on transfer of "xfer_size" amount of
    513 *	data to/from FIFO. xfer_size is programmed in XFER_CTR register.
    514 *
    515 * Max buffer size = FIFO_SIZE = 512 Bytes.
    516 * Max xfer_size = MAX_XFER_COUNT = 256 KB.
    517 */
    518static void data_xfer(struct work_struct *work)
    519{
    520	struct arasan_cf_dev *acdev = container_of(work, struct arasan_cf_dev,
    521			work);
    522	struct ata_queued_cmd *qc = acdev->qc;
    523	struct scatterlist *sg;
    524	unsigned long flags;
    525	u32 temp;
    526	int ret = 0;
    527
    528	/* request dma channels */
    529	/* dma_request_channel may sleep, so calling from process context */
    530	acdev->dma_chan = dma_request_chan(acdev->host->dev, "data");
    531	if (IS_ERR(acdev->dma_chan)) {
    532		dev_err(acdev->host->dev, "Unable to get dma_chan\n");
    533		acdev->dma_chan = NULL;
    534		goto chan_request_fail;
    535	}
    536
    537	for_each_sg(qc->sg, sg, qc->n_elem, temp) {
    538		ret = sg_xfer(acdev, sg);
    539		if (ret)
    540			break;
    541	}
    542
    543	dma_release_channel(acdev->dma_chan);
    544	acdev->dma_chan = NULL;
    545
    546	/* data xferred successfully */
    547	if (!ret) {
    548		u32 status;
    549
    550		spin_lock_irqsave(&acdev->host->lock, flags);
    551		status = ioread8(qc->ap->ioaddr.altstatus_addr);
    552		spin_unlock_irqrestore(&acdev->host->lock, flags);
    553		if (status & (ATA_BUSY | ATA_DRQ)) {
    554			ata_sff_queue_delayed_work(&acdev->dwork, 1);
    555			return;
    556		}
    557
    558		goto sff_intr;
    559	}
    560
    561	cf_dumpregs(acdev);
    562
    563chan_request_fail:
    564	spin_lock_irqsave(&acdev->host->lock, flags);
    565	/* error when transferring data to/from memory */
    566	qc->err_mask |= AC_ERR_HOST_BUS;
    567	qc->ap->hsm_task_state = HSM_ST_ERR;
    568
    569	cf_ctrl_reset(acdev);
    570	spin_unlock_irqrestore(&acdev->host->lock, flags);
    571sff_intr:
    572	dma_complete(acdev);
    573}
    574
    575static void delayed_finish(struct work_struct *work)
    576{
    577	struct arasan_cf_dev *acdev = container_of(work, struct arasan_cf_dev,
    578			dwork.work);
    579	struct ata_queued_cmd *qc = acdev->qc;
    580	unsigned long flags;
    581	u8 status;
    582
    583	spin_lock_irqsave(&acdev->host->lock, flags);
    584	status = ioread8(qc->ap->ioaddr.altstatus_addr);
    585	spin_unlock_irqrestore(&acdev->host->lock, flags);
    586
    587	if (status & (ATA_BUSY | ATA_DRQ))
    588		ata_sff_queue_delayed_work(&acdev->dwork, 1);
    589	else
    590		dma_complete(acdev);
    591}
    592
    593static irqreturn_t arasan_cf_interrupt(int irq, void *dev)
    594{
    595	struct arasan_cf_dev *acdev = ((struct ata_host *)dev)->private_data;
    596	unsigned long flags;
    597	u32 irqsts;
    598
    599	irqsts = readl(acdev->vbase + GIRQ_STS);
    600	if (!(irqsts & GIRQ_CF))
    601		return IRQ_NONE;
    602
    603	spin_lock_irqsave(&acdev->host->lock, flags);
    604	irqsts = readl(acdev->vbase + IRQ_STS);
    605	writel(irqsts, acdev->vbase + IRQ_STS);		/* clear irqs */
    606	writel(GIRQ_CF, acdev->vbase + GIRQ_STS);	/* clear girqs */
    607
    608	/* handle only relevant interrupts */
    609	irqsts &= ~IGNORED_IRQS;
    610
    611	if (irqsts & CARD_DETECT_IRQ) {
    612		cf_card_detect(acdev, 1);
    613		spin_unlock_irqrestore(&acdev->host->lock, flags);
    614		return IRQ_HANDLED;
    615	}
    616
    617	if (irqsts & PIO_XFER_ERR_IRQ) {
    618		acdev->dma_status = ATA_DMA_ERR;
    619		writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
    620				acdev->vbase + XFER_CTR);
    621		spin_unlock_irqrestore(&acdev->host->lock, flags);
    622		complete(&acdev->cf_completion);
    623		dev_err(acdev->host->dev, "pio xfer err irq\n");
    624		return IRQ_HANDLED;
    625	}
    626
    627	spin_unlock_irqrestore(&acdev->host->lock, flags);
    628
    629	if (irqsts & BUF_AVAIL_IRQ) {
    630		complete(&acdev->cf_completion);
    631		return IRQ_HANDLED;
    632	}
    633
    634	if (irqsts & XFER_DONE_IRQ) {
    635		struct ata_queued_cmd *qc = acdev->qc;
    636
    637		/* Send Complete only for write */
    638		if (qc->tf.flags & ATA_TFLAG_WRITE)
    639			complete(&acdev->cf_completion);
    640	}
    641
    642	return IRQ_HANDLED;
    643}
    644
    645static void arasan_cf_freeze(struct ata_port *ap)
    646{
    647	struct arasan_cf_dev *acdev = ap->host->private_data;
    648
    649	/* stop transfer and reset controller */
    650	writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
    651			acdev->vbase + XFER_CTR);
    652	cf_ctrl_reset(acdev);
    653	acdev->dma_status = ATA_DMA_ERR;
    654
    655	ata_sff_dma_pause(ap);
    656	ata_sff_freeze(ap);
    657}
    658
    659static void arasan_cf_error_handler(struct ata_port *ap)
    660{
    661	struct arasan_cf_dev *acdev = ap->host->private_data;
    662
    663	/*
    664	 * DMA transfers using an external DMA controller may be scheduled.
    665	 * Abort them before handling error. Refer data_xfer() for further
    666	 * details.
    667	 */
    668	cancel_work_sync(&acdev->work);
    669	cancel_delayed_work_sync(&acdev->dwork);
    670	return ata_sff_error_handler(ap);
    671}
    672
    673static void arasan_cf_dma_start(struct arasan_cf_dev *acdev)
    674{
    675	struct ata_queued_cmd *qc = acdev->qc;
    676	struct ata_port *ap = qc->ap;
    677	struct ata_taskfile *tf = &qc->tf;
    678	u32 xfer_ctr = readl(acdev->vbase + XFER_CTR) & ~XFER_DIR_MASK;
    679	u32 write = tf->flags & ATA_TFLAG_WRITE;
    680
    681	xfer_ctr |= write ? XFER_WRITE : XFER_READ;
    682	writel(xfer_ctr, acdev->vbase + XFER_CTR);
    683
    684	ap->ops->sff_exec_command(ap, tf);
    685	ata_sff_queue_work(&acdev->work);
    686}
    687
    688static unsigned int arasan_cf_qc_issue(struct ata_queued_cmd *qc)
    689{
    690	struct ata_port *ap = qc->ap;
    691	struct arasan_cf_dev *acdev = ap->host->private_data;
    692
    693	/* defer PIO handling to sff_qc_issue */
    694	if (!ata_is_dma(qc->tf.protocol))
    695		return ata_sff_qc_issue(qc);
    696
    697	/* select the device */
    698	ata_wait_idle(ap);
    699	ata_sff_dev_select(ap, qc->dev->devno);
    700	ata_wait_idle(ap);
    701
    702	/* start the command */
    703	switch (qc->tf.protocol) {
    704	case ATA_PROT_DMA:
    705		WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
    706
    707		trace_ata_tf_load(ap, &qc->tf);
    708		ap->ops->sff_tf_load(ap, &qc->tf);
    709		acdev->dma_status = 0;
    710		acdev->qc = qc;
    711		trace_ata_bmdma_start(ap, &qc->tf, qc->tag);
    712		arasan_cf_dma_start(acdev);
    713		ap->hsm_task_state = HSM_ST_LAST;
    714		break;
    715
    716	default:
    717		WARN_ON(1);
    718		return AC_ERR_SYSTEM;
    719	}
    720
    721	return 0;
    722}
    723
    724static void arasan_cf_set_piomode(struct ata_port *ap, struct ata_device *adev)
    725{
    726	struct arasan_cf_dev *acdev = ap->host->private_data;
    727	u8 pio = adev->pio_mode - XFER_PIO_0;
    728	unsigned long flags;
    729	u32 val;
    730
    731	/* Arasan ctrl supports Mode0 -> Mode6 */
    732	if (pio > 6) {
    733		dev_err(ap->dev, "Unknown PIO mode\n");
    734		return;
    735	}
    736
    737	spin_lock_irqsave(&acdev->host->lock, flags);
    738	val = readl(acdev->vbase + OP_MODE) &
    739		~(ULTRA_DMA_ENB | MULTI_WORD_DMA_ENB | DRQ_BLOCK_SIZE_MASK);
    740	writel(val, acdev->vbase + OP_MODE);
    741	val = readl(acdev->vbase + TM_CFG) & ~TRUEIDE_PIO_TIMING_MASK;
    742	val |= pio << TRUEIDE_PIO_TIMING_SHIFT;
    743	writel(val, acdev->vbase + TM_CFG);
    744
    745	cf_interrupt_enable(acdev, BUF_AVAIL_IRQ | XFER_DONE_IRQ, 0);
    746	cf_interrupt_enable(acdev, PIO_XFER_ERR_IRQ, 1);
    747	spin_unlock_irqrestore(&acdev->host->lock, flags);
    748}
    749
    750static void arasan_cf_set_dmamode(struct ata_port *ap, struct ata_device *adev)
    751{
    752	struct arasan_cf_dev *acdev = ap->host->private_data;
    753	u32 opmode, tmcfg, dma_mode = adev->dma_mode;
    754	unsigned long flags;
    755
    756	spin_lock_irqsave(&acdev->host->lock, flags);
    757	opmode = readl(acdev->vbase + OP_MODE) &
    758		~(MULTI_WORD_DMA_ENB | ULTRA_DMA_ENB);
    759	tmcfg = readl(acdev->vbase + TM_CFG);
    760
    761	if ((dma_mode >= XFER_UDMA_0) && (dma_mode <= XFER_UDMA_6)) {
    762		opmode |= ULTRA_DMA_ENB;
    763		tmcfg &= ~ULTRA_DMA_TIMING_MASK;
    764		tmcfg |= (dma_mode - XFER_UDMA_0) << ULTRA_DMA_TIMING_SHIFT;
    765	} else if ((dma_mode >= XFER_MW_DMA_0) && (dma_mode <= XFER_MW_DMA_4)) {
    766		opmode |= MULTI_WORD_DMA_ENB;
    767		tmcfg &= ~TRUEIDE_MWORD_DMA_TIMING_MASK;
    768		tmcfg |= (dma_mode - XFER_MW_DMA_0) <<
    769			TRUEIDE_MWORD_DMA_TIMING_SHIFT;
    770	} else {
    771		dev_err(ap->dev, "Unknown DMA mode\n");
    772		spin_unlock_irqrestore(&acdev->host->lock, flags);
    773		return;
    774	}
    775
    776	writel(opmode, acdev->vbase + OP_MODE);
    777	writel(tmcfg, acdev->vbase + TM_CFG);
    778	writel(DMA_XFER_MODE, acdev->vbase + XFER_CTR);
    779
    780	cf_interrupt_enable(acdev, PIO_XFER_ERR_IRQ, 0);
    781	cf_interrupt_enable(acdev, BUF_AVAIL_IRQ | XFER_DONE_IRQ, 1);
    782	spin_unlock_irqrestore(&acdev->host->lock, flags);
    783}
    784
    785static struct ata_port_operations arasan_cf_ops = {
    786	.inherits = &ata_sff_port_ops,
    787	.freeze = arasan_cf_freeze,
    788	.error_handler = arasan_cf_error_handler,
    789	.qc_issue = arasan_cf_qc_issue,
    790	.set_piomode = arasan_cf_set_piomode,
    791	.set_dmamode = arasan_cf_set_dmamode,
    792};
    793
    794static int arasan_cf_probe(struct platform_device *pdev)
    795{
    796	struct arasan_cf_dev *acdev;
    797	struct arasan_cf_pdata *pdata = dev_get_platdata(&pdev->dev);
    798	struct ata_host *host;
    799	struct ata_port *ap;
    800	struct resource *res;
    801	u32 quirk;
    802	irq_handler_t irq_handler = NULL;
    803	int ret;
    804
    805	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
    806	if (!res)
    807		return -EINVAL;
    808
    809	if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
    810				DRIVER_NAME)) {
    811		dev_warn(&pdev->dev, "Failed to get memory region resource\n");
    812		return -ENOENT;
    813	}
    814
    815	acdev = devm_kzalloc(&pdev->dev, sizeof(*acdev), GFP_KERNEL);
    816	if (!acdev)
    817		return -ENOMEM;
    818
    819	if (pdata)
    820		quirk = pdata->quirk;
    821	else
    822		quirk = CF_BROKEN_UDMA; /* as it is on spear1340 */
    823
    824	/*
    825	 * If there's an error getting IRQ (or we do get IRQ0),
    826	 * support only PIO
    827	 */
    828	ret = platform_get_irq(pdev, 0);
    829	if (ret > 0) {
    830		acdev->irq = ret;
    831		irq_handler = arasan_cf_interrupt;
    832	} else	if (ret == -EPROBE_DEFER) {
    833		return ret;
    834	} else	{
    835		quirk |= CF_BROKEN_MWDMA | CF_BROKEN_UDMA;
    836	}
    837
    838	acdev->pbase = res->start;
    839	acdev->vbase = devm_ioremap(&pdev->dev, res->start,
    840			resource_size(res));
    841	if (!acdev->vbase) {
    842		dev_warn(&pdev->dev, "ioremap fail\n");
    843		return -ENOMEM;
    844	}
    845
    846	acdev->clk = devm_clk_get(&pdev->dev, NULL);
    847	if (IS_ERR(acdev->clk)) {
    848		dev_warn(&pdev->dev, "Clock not found\n");
    849		return PTR_ERR(acdev->clk);
    850	}
    851
    852	/* allocate host */
    853	host = ata_host_alloc(&pdev->dev, 1);
    854	if (!host) {
    855		dev_warn(&pdev->dev, "alloc host fail\n");
    856		return -ENOMEM;
    857	}
    858
    859	ap = host->ports[0];
    860	host->private_data = acdev;
    861	acdev->host = host;
    862	ap->ops = &arasan_cf_ops;
    863	ap->pio_mask = ATA_PIO6;
    864	ap->mwdma_mask = ATA_MWDMA4;
    865	ap->udma_mask = ATA_UDMA6;
    866
    867	init_completion(&acdev->cf_completion);
    868	init_completion(&acdev->dma_completion);
    869	INIT_WORK(&acdev->work, data_xfer);
    870	INIT_DELAYED_WORK(&acdev->dwork, delayed_finish);
    871	dma_cap_set(DMA_MEMCPY, acdev->mask);
    872
    873	/* Handle platform specific quirks */
    874	if (quirk) {
    875		if (quirk & CF_BROKEN_PIO) {
    876			ap->ops->set_piomode = NULL;
    877			ap->pio_mask = 0;
    878		}
    879		if (quirk & CF_BROKEN_MWDMA)
    880			ap->mwdma_mask = 0;
    881		if (quirk & CF_BROKEN_UDMA)
    882			ap->udma_mask = 0;
    883	}
    884	ap->flags |= ATA_FLAG_PIO_POLLING | ATA_FLAG_NO_ATAPI;
    885
    886	ap->ioaddr.cmd_addr = acdev->vbase + ATA_DATA_PORT;
    887	ap->ioaddr.data_addr = acdev->vbase + ATA_DATA_PORT;
    888	ap->ioaddr.error_addr = acdev->vbase + ATA_ERR_FTR;
    889	ap->ioaddr.feature_addr = acdev->vbase + ATA_ERR_FTR;
    890	ap->ioaddr.nsect_addr = acdev->vbase + ATA_SC;
    891	ap->ioaddr.lbal_addr = acdev->vbase + ATA_SN;
    892	ap->ioaddr.lbam_addr = acdev->vbase + ATA_CL;
    893	ap->ioaddr.lbah_addr = acdev->vbase + ATA_CH;
    894	ap->ioaddr.device_addr = acdev->vbase + ATA_SH;
    895	ap->ioaddr.status_addr = acdev->vbase + ATA_STS_CMD;
    896	ap->ioaddr.command_addr = acdev->vbase + ATA_STS_CMD;
    897	ap->ioaddr.altstatus_addr = acdev->vbase + ATA_ASTS_DCTR;
    898	ap->ioaddr.ctl_addr = acdev->vbase + ATA_ASTS_DCTR;
    899
    900	ata_port_desc(ap, "phy_addr %llx virt_addr %p",
    901		      (unsigned long long) res->start, acdev->vbase);
    902
    903	ret = cf_init(acdev);
    904	if (ret)
    905		return ret;
    906
    907	cf_card_detect(acdev, 0);
    908
    909	ret = ata_host_activate(host, acdev->irq, irq_handler, 0,
    910				&arasan_cf_sht);
    911	if (!ret)
    912		return 0;
    913
    914	cf_exit(acdev);
    915
    916	return ret;
    917}
    918
    919static int arasan_cf_remove(struct platform_device *pdev)
    920{
    921	struct ata_host *host = platform_get_drvdata(pdev);
    922	struct arasan_cf_dev *acdev = host->ports[0]->private_data;
    923
    924	ata_host_detach(host);
    925	cf_exit(acdev);
    926
    927	return 0;
    928}
    929
    930#ifdef CONFIG_PM_SLEEP
    931static int arasan_cf_suspend(struct device *dev)
    932{
    933	struct ata_host *host = dev_get_drvdata(dev);
    934	struct arasan_cf_dev *acdev = host->ports[0]->private_data;
    935
    936	if (acdev->dma_chan)
    937		dmaengine_terminate_all(acdev->dma_chan);
    938
    939	cf_exit(acdev);
    940	ata_host_suspend(host, PMSG_SUSPEND);
    941	return 0;
    942}
    943
    944static int arasan_cf_resume(struct device *dev)
    945{
    946	struct ata_host *host = dev_get_drvdata(dev);
    947	struct arasan_cf_dev *acdev = host->ports[0]->private_data;
    948
    949	cf_init(acdev);
    950	ata_host_resume(host);
    951
    952	return 0;
    953}
    954#endif
    955
    956static SIMPLE_DEV_PM_OPS(arasan_cf_pm_ops, arasan_cf_suspend, arasan_cf_resume);
    957
    958#ifdef CONFIG_OF
    959static const struct of_device_id arasan_cf_id_table[] = {
    960	{ .compatible = "arasan,cf-spear1340" },
    961	{}
    962};
    963MODULE_DEVICE_TABLE(of, arasan_cf_id_table);
    964#endif
    965
    966static struct platform_driver arasan_cf_driver = {
    967	.probe		= arasan_cf_probe,
    968	.remove		= arasan_cf_remove,
    969	.driver		= {
    970		.name	= DRIVER_NAME,
    971		.pm	= &arasan_cf_pm_ops,
    972		.of_match_table = of_match_ptr(arasan_cf_id_table),
    973	},
    974};
    975
    976module_platform_driver(arasan_cf_driver);
    977
    978MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");
    979MODULE_DESCRIPTION("Arasan ATA Compact Flash driver");
    980MODULE_LICENSE("GPL");
    981MODULE_ALIAS("platform:" DRIVER_NAME);