cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

clk-imx1.c (3231B)


      1// SPDX-License-Identifier: GPL-2.0-only
      2/*
      3 *  Copyright (C) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
      4 */
      5
      6#include <linux/clkdev.h>
      7#include <linux/clk-provider.h>
      8#include <linux/err.h>
      9#include <linux/init.h>
     10#include <linux/of.h>
     11#include <linux/of_address.h>
     12#include <dt-bindings/clock/imx1-clock.h>
     13#include <soc/imx/timer.h>
     14#include <asm/irq.h>
     15
     16#include "clk.h"
     17
     18#define MX1_CCM_BASE_ADDR	0x0021b000
     19#define MX1_TIM1_BASE_ADDR	0x00220000
     20#define MX1_TIM1_INT		(NR_IRQS_LEGACY + 59)
     21
     22static const char *prem_sel_clks[] = { "clk32_premult", "clk16m", };
     23static const char *clko_sel_clks[] = { "per1", "hclk", "clk48m", "clk16m",
     24				       "prem", "fclk", };
     25
     26static struct clk *clk[IMX1_CLK_MAX];
     27static struct clk_onecell_data clk_data;
     28
     29static void __iomem *ccm __initdata;
     30#define CCM_CSCR	(ccm + 0x0000)
     31#define CCM_MPCTL0	(ccm + 0x0004)
     32#define CCM_SPCTL0	(ccm + 0x000c)
     33#define CCM_PCDR	(ccm + 0x0020)
     34#define SCM_GCCR	(ccm + 0x0810)
     35
     36static void __init mx1_clocks_init_dt(struct device_node *np)
     37{
     38	ccm = of_iomap(np, 0);
     39	BUG_ON(!ccm);
     40
     41	clk[IMX1_CLK_DUMMY] = imx_clk_fixed("dummy", 0);
     42	clk[IMX1_CLK_CLK32] = imx_obtain_fixed_clock("clk32", 32768);
     43	clk[IMX1_CLK_CLK16M_EXT] = imx_clk_fixed("clk16m_ext", 16000000);
     44	clk[IMX1_CLK_CLK16M] = imx_clk_gate("clk16m", "clk16m_ext", CCM_CSCR, 17);
     45	clk[IMX1_CLK_CLK32_PREMULT] = imx_clk_fixed_factor("clk32_premult", "clk32", 512, 1);
     46	clk[IMX1_CLK_PREM] = imx_clk_mux("prem", CCM_CSCR, 16, 1, prem_sel_clks, ARRAY_SIZE(prem_sel_clks));
     47	clk[IMX1_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "mpll", "clk32_premult", CCM_MPCTL0);
     48	clk[IMX1_CLK_MPLL_GATE] = imx_clk_gate("mpll_gate", "mpll", CCM_CSCR, 0);
     49	clk[IMX1_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "spll", "prem", CCM_SPCTL0);
     50	clk[IMX1_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1);
     51	clk[IMX1_CLK_MCU] = imx_clk_divider("mcu", "clk32_premult", CCM_CSCR, 15, 1);
     52	clk[IMX1_CLK_FCLK] = imx_clk_divider("fclk", "mpll_gate", CCM_CSCR, 15, 1);
     53	clk[IMX1_CLK_HCLK] = imx_clk_divider("hclk", "spll_gate", CCM_CSCR, 10, 4);
     54	clk[IMX1_CLK_CLK48M] = imx_clk_divider("clk48m", "spll_gate", CCM_CSCR, 26, 3);
     55	clk[IMX1_CLK_PER1] = imx_clk_divider("per1", "spll_gate", CCM_PCDR, 0, 4);
     56	clk[IMX1_CLK_PER2] = imx_clk_divider("per2", "spll_gate", CCM_PCDR, 4, 4);
     57	clk[IMX1_CLK_PER3] = imx_clk_divider("per3", "spll_gate", CCM_PCDR, 16, 7);
     58	clk[IMX1_CLK_CLKO] = imx_clk_mux("clko", CCM_CSCR, 29, 3, clko_sel_clks, ARRAY_SIZE(clko_sel_clks));
     59	clk[IMX1_CLK_UART3_GATE] = imx_clk_gate("uart3_gate", "hclk", SCM_GCCR, 6);
     60	clk[IMX1_CLK_SSI2_GATE] = imx_clk_gate("ssi2_gate", "hclk", SCM_GCCR, 5);
     61	clk[IMX1_CLK_BROM_GATE] = imx_clk_gate("brom_gate", "hclk", SCM_GCCR, 4);
     62	clk[IMX1_CLK_DMA_GATE] = imx_clk_gate("dma_gate", "hclk", SCM_GCCR, 3);
     63	clk[IMX1_CLK_CSI_GATE] = imx_clk_gate("csi_gate", "hclk", SCM_GCCR, 2);
     64	clk[IMX1_CLK_MMA_GATE] = imx_clk_gate("mma_gate", "hclk", SCM_GCCR, 1);
     65	clk[IMX1_CLK_USBD_GATE] = imx_clk_gate("usbd_gate", "clk48m", SCM_GCCR, 0);
     66
     67	imx_check_clocks(clk, ARRAY_SIZE(clk));
     68
     69	clk_data.clks = clk;
     70	clk_data.clk_num = ARRAY_SIZE(clk);
     71	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
     72}
     73CLK_OF_DECLARE(imx1_ccm, "fsl,imx1-ccm", mx1_clocks_init_dt);