cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

dcn10_stream_encoder.h (26383B)


      1/*
      2 * Copyright 2012-15 Advanced Micro Devices, Inc.
      3 *
      4 * Permission is hereby granted, free of charge, to any person obtaining a
      5 * copy of this software and associated documentation files (the "Software"),
      6 * to deal in the Software without restriction, including without limitation
      7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
      8 *  and/or sell copies of the Software, and to permit persons to whom the
      9 * Software is furnished to do so, subject to the following conditions:
     10 *
     11 * The above copyright notice and this permission notice shall be included in
     12 * all copies or substantial portions of the Software.
     13 *
     14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     20 * OTHER DEALINGS IN THE SOFTWARE.
     21 *
     22 * Authors: AMD
     23 *
     24 */
     25
     26#ifndef __DC_STREAM_ENCODER_DCN10_H__
     27#define __DC_STREAM_ENCODER_DCN10_H__
     28
     29#include "stream_encoder.h"
     30
     31#define DCN10STRENC_FROM_STRENC(stream_encoder)\
     32	container_of(stream_encoder, struct dcn10_stream_encoder, base)
     33
     34#define SE_COMMON_DCN_REG_LIST(id) \
     35	SRI(AFMT_CNTL, DIG, id), \
     36	SRI(AFMT_GENERIC_0, DIG, id), \
     37	SRI(AFMT_GENERIC_1, DIG, id), \
     38	SRI(AFMT_GENERIC_2, DIG, id), \
     39	SRI(AFMT_GENERIC_3, DIG, id), \
     40	SRI(AFMT_GENERIC_4, DIG, id), \
     41	SRI(AFMT_GENERIC_5, DIG, id), \
     42	SRI(AFMT_GENERIC_6, DIG, id), \
     43	SRI(AFMT_GENERIC_7, DIG, id), \
     44	SRI(AFMT_GENERIC_HDR, DIG, id), \
     45	SRI(AFMT_INFOFRAME_CONTROL0, DIG, id), \
     46	SRI(AFMT_VBI_PACKET_CONTROL, DIG, id), \
     47	SRI(AFMT_VBI_PACKET_CONTROL1, DIG, id), \
     48	SRI(AFMT_AUDIO_PACKET_CONTROL, DIG, id), \
     49	SRI(AFMT_AUDIO_PACKET_CONTROL2, DIG, id), \
     50	SRI(AFMT_AUDIO_SRC_CONTROL, DIG, id), \
     51	SRI(AFMT_60958_0, DIG, id), \
     52	SRI(AFMT_60958_1, DIG, id), \
     53	SRI(AFMT_60958_2, DIG, id), \
     54	SRI(DIG_FE_CNTL, DIG, id), \
     55	SRI(DIG_FIFO_STATUS, DIG, id), \
     56	SRI(HDMI_CONTROL, DIG, id), \
     57	SRI(HDMI_DB_CONTROL, DIG, id), \
     58	SRI(HDMI_GC, DIG, id), \
     59	SRI(HDMI_GENERIC_PACKET_CONTROL0, DIG, id), \
     60	SRI(HDMI_GENERIC_PACKET_CONTROL1, DIG, id), \
     61	SRI(HDMI_GENERIC_PACKET_CONTROL2, DIG, id), \
     62	SRI(HDMI_GENERIC_PACKET_CONTROL3, DIG, id), \
     63	SRI(HDMI_INFOFRAME_CONTROL0, DIG, id), \
     64	SRI(HDMI_INFOFRAME_CONTROL1, DIG, id), \
     65	SRI(HDMI_VBI_PACKET_CONTROL, DIG, id), \
     66	SRI(HDMI_AUDIO_PACKET_CONTROL, DIG, id),\
     67	SRI(HDMI_ACR_PACKET_CONTROL, DIG, id),\
     68	SRI(HDMI_ACR_32_0, DIG, id),\
     69	SRI(HDMI_ACR_32_1, DIG, id),\
     70	SRI(HDMI_ACR_44_0, DIG, id),\
     71	SRI(HDMI_ACR_44_1, DIG, id),\
     72	SRI(HDMI_ACR_48_0, DIG, id),\
     73	SRI(HDMI_ACR_48_1, DIG, id),\
     74	SRI(DP_DB_CNTL, DP, id), \
     75	SRI(DP_MSA_MISC, DP, id), \
     76	SRI(DP_MSA_COLORIMETRY, DP, id), \
     77	SRI(DP_MSA_TIMING_PARAM1, DP, id), \
     78	SRI(DP_MSA_TIMING_PARAM2, DP, id), \
     79	SRI(DP_MSA_TIMING_PARAM3, DP, id), \
     80	SRI(DP_MSA_TIMING_PARAM4, DP, id), \
     81	SRI(DP_MSE_RATE_CNTL, DP, id), \
     82	SRI(DP_MSE_RATE_UPDATE, DP, id), \
     83	SRI(DP_PIXEL_FORMAT, DP, id), \
     84	SRI(DP_SEC_CNTL, DP, id), \
     85	SRI(DP_SEC_CNTL1, DP, id), \
     86	SRI(DP_SEC_CNTL2, DP, id), \
     87	SRI(DP_SEC_CNTL5, DP, id), \
     88	SRI(DP_SEC_CNTL6, DP, id), \
     89	SRI(DP_STEER_FIFO, DP, id), \
     90	SRI(DP_VID_M, DP, id), \
     91	SRI(DP_VID_N, DP, id), \
     92	SRI(DP_VID_STREAM_CNTL, DP, id), \
     93	SRI(DP_VID_TIMING, DP, id), \
     94	SRI(DP_SEC_AUD_N, DP, id), \
     95	SRI(DP_SEC_AUD_N_READBACK, DP, id), \
     96	SRI(DP_SEC_AUD_M_READBACK, DP, id), \
     97	SRI(DP_SEC_TIMESTAMP, DP, id), \
     98	SRI(DIG_CLOCK_PATTERN, DIG, id)
     99
    100#define SE_DCN_REG_LIST(id)\
    101	SE_COMMON_DCN_REG_LIST(id)
    102
    103
    104struct dcn10_stream_enc_registers {
    105	uint32_t AFMT_CNTL;
    106	uint32_t AFMT_AVI_INFO0;
    107	uint32_t AFMT_AVI_INFO1;
    108	uint32_t AFMT_AVI_INFO2;
    109	uint32_t AFMT_AVI_INFO3;
    110	uint32_t AFMT_GENERIC_0;
    111	uint32_t AFMT_GENERIC_1;
    112	uint32_t AFMT_GENERIC_2;
    113	uint32_t AFMT_GENERIC_3;
    114	uint32_t AFMT_GENERIC_4;
    115	uint32_t AFMT_GENERIC_5;
    116	uint32_t AFMT_GENERIC_6;
    117	uint32_t AFMT_GENERIC_7;
    118	uint32_t AFMT_GENERIC_HDR;
    119	uint32_t AFMT_INFOFRAME_CONTROL0;
    120	uint32_t AFMT_VBI_PACKET_CONTROL;
    121	uint32_t AFMT_VBI_PACKET_CONTROL1;
    122	uint32_t AFMT_AUDIO_PACKET_CONTROL;
    123	uint32_t AFMT_AUDIO_PACKET_CONTROL2;
    124	uint32_t AFMT_AUDIO_SRC_CONTROL;
    125	uint32_t AFMT_60958_0;
    126	uint32_t AFMT_60958_1;
    127	uint32_t AFMT_60958_2;
    128	uint32_t DIG_FE_CNTL;
    129	uint32_t DIG_FE_CNTL2;
    130	uint32_t DIG_FIFO_STATUS;
    131	uint32_t DP_MSE_RATE_CNTL;
    132	uint32_t DP_MSE_RATE_UPDATE;
    133	uint32_t DP_PIXEL_FORMAT;
    134	uint32_t DP_SEC_CNTL;
    135	uint32_t DP_SEC_CNTL1;
    136	uint32_t DP_SEC_CNTL2;
    137	uint32_t DP_SEC_CNTL5;
    138	uint32_t DP_SEC_CNTL6;
    139	uint32_t DP_STEER_FIFO;
    140	uint32_t DP_VID_M;
    141	uint32_t DP_VID_N;
    142	uint32_t DP_VID_STREAM_CNTL;
    143	uint32_t DP_VID_TIMING;
    144	uint32_t DP_SEC_AUD_N;
    145	uint32_t DP_SEC_AUD_N_READBACK;
    146	uint32_t DP_SEC_AUD_M_READBACK;
    147	uint32_t DP_SEC_TIMESTAMP;
    148	uint32_t HDMI_CONTROL;
    149	uint32_t HDMI_GC;
    150	uint32_t HDMI_GENERIC_PACKET_CONTROL0;
    151	uint32_t HDMI_GENERIC_PACKET_CONTROL1;
    152	uint32_t HDMI_GENERIC_PACKET_CONTROL2;
    153	uint32_t HDMI_GENERIC_PACKET_CONTROL3;
    154	uint32_t HDMI_GENERIC_PACKET_CONTROL4;
    155	uint32_t HDMI_GENERIC_PACKET_CONTROL5;
    156	uint32_t HDMI_INFOFRAME_CONTROL0;
    157	uint32_t HDMI_INFOFRAME_CONTROL1;
    158	uint32_t HDMI_VBI_PACKET_CONTROL;
    159	uint32_t HDMI_AUDIO_PACKET_CONTROL;
    160	uint32_t HDMI_ACR_PACKET_CONTROL;
    161	uint32_t HDMI_ACR_32_0;
    162	uint32_t HDMI_ACR_32_1;
    163	uint32_t HDMI_ACR_44_0;
    164	uint32_t HDMI_ACR_44_1;
    165	uint32_t HDMI_ACR_48_0;
    166	uint32_t HDMI_ACR_48_1;
    167	uint32_t DP_DB_CNTL;
    168	uint32_t DP_MSA_MISC;
    169	uint32_t DP_MSA_VBID_MISC;
    170	uint32_t DP_MSA_COLORIMETRY;
    171	uint32_t DP_MSA_TIMING_PARAM1;
    172	uint32_t DP_MSA_TIMING_PARAM2;
    173	uint32_t DP_MSA_TIMING_PARAM3;
    174	uint32_t DP_MSA_TIMING_PARAM4;
    175	uint32_t HDMI_DB_CONTROL;
    176	uint32_t DP_DSC_CNTL;
    177	uint32_t DP_DSC_BYTES_PER_PIXEL;
    178	uint32_t DME_CONTROL;
    179	uint32_t DP_SEC_METADATA_TRANSMISSION;
    180	uint32_t HDMI_METADATA_PACKET_CONTROL;
    181	uint32_t DP_SEC_FRAMING4;
    182	uint32_t DP_GSP11_CNTL;
    183	uint32_t HDMI_GENERIC_PACKET_CONTROL6;
    184	uint32_t HDMI_GENERIC_PACKET_CONTROL7;
    185	uint32_t HDMI_GENERIC_PACKET_CONTROL8;
    186	uint32_t HDMI_GENERIC_PACKET_CONTROL9;
    187	uint32_t HDMI_GENERIC_PACKET_CONTROL10;
    188	uint32_t DIG_CLOCK_PATTERN;
    189};
    190
    191
    192#define SE_SF(reg_name, field_name, post_fix)\
    193	.field_name = reg_name ## __ ## field_name ## post_fix
    194
    195#define SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)\
    196	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_INDEX, mask_sh),\
    197	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB0, mask_sh),\
    198	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB1, mask_sh),\
    199	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB2, mask_sh),\
    200	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB3, mask_sh),\
    201	SE_SF(DP0_DP_PIXEL_FORMAT, DP_PIXEL_ENCODING, mask_sh),\
    202	SE_SF(DP0_DP_PIXEL_FORMAT, DP_COMPONENT_DEPTH, mask_sh),\
    203	SE_SF(DIG0_HDMI_CONTROL, HDMI_PACKET_GEN_VERSION, mask_sh),\
    204	SE_SF(DIG0_HDMI_CONTROL, HDMI_KEEPOUT_MODE, mask_sh),\
    205	SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, mask_sh),\
    206	SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, mask_sh),\
    207	SE_SF(DIG0_HDMI_CONTROL, HDMI_DATA_SCRAMBLE_EN, mask_sh),\
    208	SE_SF(DIG0_HDMI_CONTROL, HDMI_NO_EXTRA_NULL_PACKET_FILLED, mask_sh),\
    209	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, mask_sh),\
    210	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, mask_sh),\
    211	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, mask_sh),\
    212	SE_SF(DIG0_HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, mask_sh),\
    213	SE_SF(DIG0_AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, mask_sh),\
    214	SE_SF(DIG0_HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, mask_sh),\
    215	SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
    216	SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_X, mask_sh),\
    217	SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_Y, mask_sh),\
    218	SE_SF(DP0_DP_MSE_RATE_UPDATE, DP_MSE_RATE_UPDATE_PENDING, mask_sh),\
    219	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP0_ENABLE, mask_sh),\
    220	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, mask_sh),\
    221	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP1_ENABLE, mask_sh),\
    222	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP2_ENABLE, mask_sh),\
    223	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP3_ENABLE, mask_sh),\
    224	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_MPG_ENABLE, mask_sh),\
    225	SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND, mask_sh),\
    226	SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND_PENDING, mask_sh),\
    227	SE_SF(DP0_DP_SEC_CNTL4, DP_SEC_GSP4_LINE_NUM, mask_sh),\
    228	SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND_ANY_LINE, mask_sh),\
    229	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_DIS_DEFER, mask_sh),\
    230	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, mask_sh),\
    231	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_STATUS, mask_sh),\
    232	SE_SF(DP0_DP_STEER_FIFO, DP_STEER_FIFO_RESET, mask_sh),\
    233	SE_SF(DP0_DP_VID_TIMING, DP_VID_M_N_GEN_EN, mask_sh),\
    234	SE_SF(DP0_DP_VID_N, DP_VID_N, mask_sh),\
    235	SE_SF(DP0_DP_VID_M, DP_VID_M, mask_sh),\
    236	SE_SF(DIG0_DIG_FE_CNTL, DIG_START, mask_sh),\
    237	SE_SF(DIG0_AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, mask_sh),\
    238	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, mask_sh),\
    239	SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, mask_sh),\
    240	SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, mask_sh),\
    241	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, mask_sh),\
    242	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_LAYOUT_OVRD, mask_sh),\
    243	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_60958_OSF_OVRD, mask_sh),\
    244	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, mask_sh),\
    245	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, mask_sh),\
    246	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUDIO_PRIORITY, mask_sh),\
    247	SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
    248	SE_SF(DIG0_HDMI_ACR_32_1, HDMI_ACR_N_32, mask_sh),\
    249	SE_SF(DIG0_HDMI_ACR_44_0, HDMI_ACR_CTS_44, mask_sh),\
    250	SE_SF(DIG0_HDMI_ACR_44_1, HDMI_ACR_N_44, mask_sh),\
    251	SE_SF(DIG0_HDMI_ACR_48_0, HDMI_ACR_CTS_48, mask_sh),\
    252	SE_SF(DIG0_HDMI_ACR_48_1, HDMI_ACR_N_48, mask_sh),\
    253	SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, mask_sh),\
    254	SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CLOCK_ACCURACY, mask_sh),\
    255	SE_SF(DIG0_AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, mask_sh),\
    256	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, mask_sh),\
    257	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, mask_sh),\
    258	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, mask_sh),\
    259	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, mask_sh),\
    260	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, mask_sh),\
    261	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, mask_sh),\
    262	SE_SF(DP0_DP_SEC_AUD_N, DP_SEC_AUD_N, mask_sh),\
    263	SE_SF(DP0_DP_SEC_AUD_N_READBACK, DP_SEC_AUD_N_READBACK, mask_sh),\
    264	SE_SF(DP0_DP_SEC_AUD_M_READBACK, DP_SEC_AUD_M_READBACK, mask_sh),\
    265	SE_SF(DP0_DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, mask_sh),\
    266	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ASP_ENABLE, mask_sh),\
    267	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ATP_ENABLE, mask_sh),\
    268	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_AIP_ENABLE, mask_sh),\
    269	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ACM_ENABLE, mask_sh),\
    270	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, mask_sh),\
    271	SE_SF(DIG0_AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, mask_sh),\
    272	SE_SF(DIG0_HDMI_CONTROL, HDMI_CLOCK_CHANNEL_RATE, mask_sh),\
    273	SE_SF(DIG0_DIG_FE_CNTL, TMDS_PIXEL_ENCODING, mask_sh),\
    274	SE_SF(DIG0_DIG_FE_CNTL, TMDS_COLOR_FORMAT, mask_sh),\
    275	SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, mask_sh),\
    276	SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_GATE_EN, mask_sh),\
    277	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_LEVEL_ERROR, mask_sh),\
    278	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_USE_OVERWRITE_LEVEL, mask_sh),\
    279	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_OVERWRITE_LEVEL, mask_sh),\
    280	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_ERROR_ACK, mask_sh),\
    281	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_CAL_AVERAGE_LEVEL, mask_sh),\
    282	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_MAXIMUM_LEVEL, mask_sh),\
    283	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_MINIMUM_LEVEL, mask_sh),\
    284	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_READ_CLOCK_SRC, mask_sh),\
    285	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_CALIBRATED, mask_sh),\
    286	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_FORCE_RECAL_AVERAGE, mask_sh),\
    287	SE_SF(DIG0_DIG_FIFO_STATUS, DIG_FIFO_FORCE_RECOMP_MINMAX, mask_sh),\
    288	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_LOCK_STATUS, mask_sh),\
    289	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT, mask_sh),\
    290	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT_CLR, mask_sh),\
    291	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE_PENDING, mask_sh),\
    292	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE_PENDING, mask_sh),\
    293	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE_PENDING, mask_sh),\
    294	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE_PENDING, mask_sh),\
    295	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE_PENDING, mask_sh),\
    296	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_IMMEDIATE_UPDATE_PENDING, mask_sh),\
    297	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE_PENDING, mask_sh),\
    298	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE_PENDING, mask_sh),\
    299	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE_PENDING, mask_sh),\
    300	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE, mask_sh),\
    301	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE, mask_sh),\
    302	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE, mask_sh),\
    303	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE, mask_sh),\
    304	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE, mask_sh),\
    305	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_IMMEDIATE_UPDATE, mask_sh),\
    306	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_IMMEDIATE_UPDATE, mask_sh),\
    307	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_IMMEDIATE_UPDATE, mask_sh),\
    308	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_IMMEDIATE_UPDATE, mask_sh),\
    309	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_IMMEDIATE_UPDATE, mask_sh),\
    310	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_IMMEDIATE_UPDATE, mask_sh),\
    311	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_IMMEDIATE_UPDATE, mask_sh),\
    312	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_IMMEDIATE_UPDATE, mask_sh),\
    313	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE, mask_sh),\
    314	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE, mask_sh),\
    315	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE, mask_sh),\
    316	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP4_ENABLE, mask_sh),\
    317	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP5_ENABLE, mask_sh),\
    318	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP6_ENABLE, mask_sh),\
    319	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP7_ENABLE, mask_sh),\
    320	SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP7_PPS, mask_sh),\
    321	SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP7_SEND, mask_sh),\
    322	SE_SF(DP0_DP_SEC_CNTL6, DP_SEC_GSP7_LINE_NUM, mask_sh),\
    323	SE_SF(DP0_DP_DB_CNTL, DP_DB_DISABLE, mask_sh),\
    324	SE_SF(DP0_DP_MSA_COLORIMETRY, DP_MSA_MISC0, mask_sh),\
    325	SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_HTOTAL, mask_sh),\
    326	SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_VTOTAL, mask_sh),\
    327	SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_HSTART, mask_sh),\
    328	SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_VSTART, mask_sh),\
    329	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCWIDTH, mask_sh),\
    330	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCPOLARITY, mask_sh),\
    331	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCWIDTH, mask_sh),\
    332	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCPOLARITY, mask_sh),\
    333	SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_HWIDTH, mask_sh),\
    334	SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_VHEIGHT, mask_sh),\
    335	SE_SF(DIG0_HDMI_DB_CONTROL, HDMI_DB_DISABLE, mask_sh),\
    336	SE_SF(DP0_DP_VID_TIMING, DP_VID_N_MUL, mask_sh),\
    337	SE_SF(DIG0_DIG_FE_CNTL, DIG_SOURCE_SELECT, mask_sh),\
    338	SE_SF(DIG0_DIG_CLOCK_PATTERN, DIG_CLOCK_PATTERN, mask_sh)
    339
    340#define SE_COMMON_MASK_SH_LIST_SOC(mask_sh)\
    341	SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)
    342
    343#define SE_COMMON_MASK_SH_LIST_DCN10(mask_sh)\
    344	SE_COMMON_MASK_SH_LIST_SOC(mask_sh),\
    345	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_CONT, mask_sh),\
    346	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_SEND, mask_sh),\
    347	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_LINE, mask_sh),\
    348	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_CONT, mask_sh),\
    349	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_SEND, mask_sh),\
    350	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_LINE, mask_sh)
    351
    352
    353#define SE_REG_FIELD_LIST_DCN1_0(type) \
    354	type AFMT_GENERIC_INDEX;\
    355	type AFMT_GENERIC_HB0;\
    356	type AFMT_GENERIC_HB1;\
    357	type AFMT_GENERIC_HB2;\
    358	type AFMT_GENERIC_HB3;\
    359	type AFMT_GENERIC_LOCK_STATUS;\
    360	type AFMT_GENERIC_CONFLICT;\
    361	type AFMT_GENERIC_CONFLICT_CLR;\
    362	type AFMT_GENERIC0_FRAME_UPDATE_PENDING;\
    363	type AFMT_GENERIC1_FRAME_UPDATE_PENDING;\
    364	type AFMT_GENERIC2_FRAME_UPDATE_PENDING;\
    365	type AFMT_GENERIC3_FRAME_UPDATE_PENDING;\
    366	type AFMT_GENERIC4_FRAME_UPDATE_PENDING;\
    367	type AFMT_GENERIC4_IMMEDIATE_UPDATE_PENDING;\
    368	type AFMT_GENERIC5_FRAME_UPDATE_PENDING;\
    369	type AFMT_GENERIC6_FRAME_UPDATE_PENDING;\
    370	type AFMT_GENERIC7_FRAME_UPDATE_PENDING;\
    371	type AFMT_GENERIC0_FRAME_UPDATE;\
    372	type AFMT_GENERIC1_FRAME_UPDATE;\
    373	type AFMT_GENERIC2_FRAME_UPDATE;\
    374	type AFMT_GENERIC3_FRAME_UPDATE;\
    375	type AFMT_GENERIC4_FRAME_UPDATE;\
    376	type AFMT_GENERIC0_IMMEDIATE_UPDATE;\
    377	type AFMT_GENERIC1_IMMEDIATE_UPDATE;\
    378	type AFMT_GENERIC2_IMMEDIATE_UPDATE;\
    379	type AFMT_GENERIC3_IMMEDIATE_UPDATE;\
    380	type AFMT_GENERIC4_IMMEDIATE_UPDATE;\
    381	type AFMT_GENERIC5_IMMEDIATE_UPDATE;\
    382	type AFMT_GENERIC6_IMMEDIATE_UPDATE;\
    383	type AFMT_GENERIC7_IMMEDIATE_UPDATE;\
    384	type AFMT_GENERIC5_FRAME_UPDATE;\
    385	type AFMT_GENERIC6_FRAME_UPDATE;\
    386	type AFMT_GENERIC7_FRAME_UPDATE;\
    387	type HDMI_GENERIC0_CONT;\
    388	type HDMI_GENERIC0_SEND;\
    389	type HDMI_GENERIC0_LINE;\
    390	type HDMI_GENERIC1_CONT;\
    391	type HDMI_GENERIC1_SEND;\
    392	type HDMI_GENERIC1_LINE;\
    393	type HDMI_GENERIC2_CONT;\
    394	type HDMI_GENERIC2_SEND;\
    395	type HDMI_GENERIC2_LINE;\
    396	type HDMI_GENERIC3_CONT;\
    397	type HDMI_GENERIC3_SEND;\
    398	type HDMI_GENERIC3_LINE;\
    399	type HDMI_GENERIC4_CONT;\
    400	type HDMI_GENERIC4_SEND;\
    401	type HDMI_GENERIC4_LINE;\
    402	type HDMI_GENERIC5_CONT;\
    403	type HDMI_GENERIC5_SEND;\
    404	type HDMI_GENERIC5_LINE;\
    405	type HDMI_GENERIC6_CONT;\
    406	type HDMI_GENERIC6_SEND;\
    407	type HDMI_GENERIC6_LINE;\
    408	type HDMI_GENERIC7_CONT;\
    409	type HDMI_GENERIC7_SEND;\
    410	type HDMI_GENERIC7_LINE;\
    411	type DP_PIXEL_ENCODING;\
    412	type DP_COMPONENT_DEPTH;\
    413	type HDMI_PACKET_GEN_VERSION;\
    414	type HDMI_KEEPOUT_MODE;\
    415	type HDMI_DEEP_COLOR_ENABLE;\
    416	type HDMI_CLOCK_CHANNEL_RATE;\
    417	type HDMI_DEEP_COLOR_DEPTH;\
    418	type HDMI_GC_CONT;\
    419	type HDMI_GC_SEND;\
    420	type HDMI_NULL_SEND;\
    421	type HDMI_DATA_SCRAMBLE_EN;\
    422	type HDMI_NO_EXTRA_NULL_PACKET_FILLED;\
    423	type HDMI_AUDIO_INFO_SEND;\
    424	type AFMT_AUDIO_INFO_UPDATE;\
    425	type HDMI_AUDIO_INFO_LINE;\
    426	type HDMI_GC_AVMUTE;\
    427	type DP_MSE_RATE_X;\
    428	type DP_MSE_RATE_Y;\
    429	type DP_MSE_RATE_UPDATE_PENDING;\
    430	type DP_SEC_GSP0_ENABLE;\
    431	type DP_SEC_STREAM_ENABLE;\
    432	type DP_SEC_GSP1_ENABLE;\
    433	type DP_SEC_GSP2_ENABLE;\
    434	type DP_SEC_GSP3_ENABLE;\
    435	type DP_SEC_GSP4_ENABLE;\
    436	type DP_SEC_GSP5_ENABLE;\
    437	type DP_SEC_GSP5_LINE_NUM;\
    438	type DP_SEC_GSP5_LINE_REFERENCE;\
    439	type DP_SEC_GSP6_ENABLE;\
    440	type DP_SEC_GSP7_ENABLE;\
    441	type DP_SEC_GSP7_PPS;\
    442	type DP_SEC_GSP7_SEND;\
    443	type DP_SEC_GSP4_SEND;\
    444	type DP_SEC_GSP4_SEND_PENDING;\
    445	type DP_SEC_GSP4_LINE_NUM;\
    446	type DP_SEC_GSP4_SEND_ANY_LINE;\
    447	type DP_SEC_MPG_ENABLE;\
    448	type DP_VID_STREAM_DIS_DEFER;\
    449	type DP_VID_STREAM_ENABLE;\
    450	type DP_VID_STREAM_STATUS;\
    451	type DP_STEER_FIFO_RESET;\
    452	type DP_VID_M_N_GEN_EN;\
    453	type DP_VID_N;\
    454	type DP_VID_M;\
    455	type DIG_START;\
    456	type AFMT_AUDIO_SRC_SELECT;\
    457	type AFMT_AUDIO_CHANNEL_ENABLE;\
    458	type HDMI_AUDIO_PACKETS_PER_LINE;\
    459	type HDMI_AUDIO_DELAY_EN;\
    460	type AFMT_60958_CS_UPDATE;\
    461	type AFMT_AUDIO_LAYOUT_OVRD;\
    462	type AFMT_60958_OSF_OVRD;\
    463	type HDMI_ACR_AUTO_SEND;\
    464	type HDMI_ACR_SOURCE;\
    465	type HDMI_ACR_AUDIO_PRIORITY;\
    466	type HDMI_ACR_CTS_32;\
    467	type HDMI_ACR_N_32;\
    468	type HDMI_ACR_CTS_44;\
    469	type HDMI_ACR_N_44;\
    470	type HDMI_ACR_CTS_48;\
    471	type HDMI_ACR_N_48;\
    472	type AFMT_60958_CS_CHANNEL_NUMBER_L;\
    473	type AFMT_60958_CS_CLOCK_ACCURACY;\
    474	type AFMT_60958_CS_CHANNEL_NUMBER_R;\
    475	type AFMT_60958_CS_CHANNEL_NUMBER_2;\
    476	type AFMT_60958_CS_CHANNEL_NUMBER_3;\
    477	type AFMT_60958_CS_CHANNEL_NUMBER_4;\
    478	type AFMT_60958_CS_CHANNEL_NUMBER_5;\
    479	type AFMT_60958_CS_CHANNEL_NUMBER_6;\
    480	type AFMT_60958_CS_CHANNEL_NUMBER_7;\
    481	type DP_SEC_AUD_N;\
    482	type DP_SEC_AUD_N_READBACK;\
    483	type DP_SEC_AUD_M_READBACK;\
    484	type DP_SEC_TIMESTAMP_MODE;\
    485	type DP_SEC_ASP_ENABLE;\
    486	type DP_SEC_ATP_ENABLE;\
    487	type DP_SEC_AIP_ENABLE;\
    488	type DP_SEC_ACM_ENABLE;\
    489	type DP_SEC_GSP7_LINE_NUM;\
    490	type AFMT_AUDIO_SAMPLE_SEND;\
    491	type AFMT_AUDIO_CLOCK_EN;\
    492	type TMDS_PIXEL_ENCODING;\
    493	type TMDS_COLOR_FORMAT;\
    494	type DIG_STEREOSYNC_SELECT;\
    495	type DIG_STEREOSYNC_GATE_EN;\
    496	type DP_DB_DISABLE;\
    497	type DP_MSA_MISC0;\
    498	type DP_MSA_HTOTAL;\
    499	type DP_MSA_VTOTAL;\
    500	type DP_MSA_HSTART;\
    501	type DP_MSA_VSTART;\
    502	type DP_MSA_HSYNCWIDTH;\
    503	type DP_MSA_HSYNCPOLARITY;\
    504	type DP_MSA_VSYNCWIDTH;\
    505	type DP_MSA_VSYNCPOLARITY;\
    506	type DP_MSA_HWIDTH;\
    507	type DP_MSA_VHEIGHT;\
    508	type HDMI_DB_DISABLE;\
    509	type DP_VID_N_MUL;\
    510	type DP_VID_M_DOUBLE_VALUE_EN;\
    511	type DIG_SOURCE_SELECT;\
    512	type DIG_FIFO_LEVEL_ERROR;\
    513	type DIG_FIFO_USE_OVERWRITE_LEVEL;\
    514	type DIG_FIFO_OVERWRITE_LEVEL;\
    515	type DIG_FIFO_ERROR_ACK;\
    516	type DIG_FIFO_CAL_AVERAGE_LEVEL;\
    517	type DIG_FIFO_MAXIMUM_LEVEL;\
    518	type DIG_FIFO_MINIMUM_LEVEL;\
    519	type DIG_FIFO_READ_CLOCK_SRC;\
    520	type DIG_FIFO_CALIBRATED;\
    521	type DIG_FIFO_FORCE_RECAL_AVERAGE;\
    522	type DIG_FIFO_FORCE_RECOMP_MINMAX;\
    523	type DIG_CLOCK_PATTERN
    524
    525#define SE_REG_FIELD_LIST_DCN2_0(type) \
    526	type DP_DSC_MODE;\
    527	type DP_DSC_SLICE_WIDTH;\
    528	type DP_DSC_BYTES_PER_PIXEL;\
    529	type DP_VBID6_LINE_REFERENCE;\
    530	type DP_VBID6_LINE_NUM;\
    531	type METADATA_ENGINE_EN;\
    532	type METADATA_HUBP_REQUESTOR_ID;\
    533	type METADATA_STREAM_TYPE;\
    534	type DP_SEC_METADATA_PACKET_ENABLE;\
    535	type DP_SEC_METADATA_PACKET_LINE_REFERENCE;\
    536	type DP_SEC_METADATA_PACKET_LINE;\
    537	type HDMI_METADATA_PACKET_ENABLE;\
    538	type HDMI_METADATA_PACKET_LINE_REFERENCE;\
    539	type HDMI_METADATA_PACKET_LINE;\
    540	type DOLBY_VISION_EN;\
    541	type DP_PIXEL_COMBINE;\
    542	type DP_SST_SDP_SPLITTING
    543
    544#define SE_REG_FIELD_LIST_DCN3_0(type) \
    545	type HDMI_GENERIC8_CONT;\
    546	type HDMI_GENERIC8_SEND;\
    547	type HDMI_GENERIC8_LINE;\
    548	type HDMI_GENERIC9_CONT;\
    549	type HDMI_GENERIC9_SEND;\
    550	type HDMI_GENERIC9_LINE;\
    551	type HDMI_GENERIC10_CONT;\
    552	type HDMI_GENERIC10_SEND;\
    553	type HDMI_GENERIC10_LINE;\
    554	type HDMI_GENERIC11_CONT;\
    555	type HDMI_GENERIC11_SEND;\
    556	type HDMI_GENERIC11_LINE;\
    557	type HDMI_GENERIC12_CONT;\
    558	type HDMI_GENERIC12_SEND;\
    559	type HDMI_GENERIC12_LINE;\
    560	type HDMI_GENERIC13_CONT;\
    561	type HDMI_GENERIC13_SEND;\
    562	type HDMI_GENERIC13_LINE;\
    563	type HDMI_GENERIC14_CONT;\
    564	type HDMI_GENERIC14_SEND;\
    565	type HDMI_GENERIC14_LINE;\
    566	type DP_SEC_GSP11_PPS;\
    567	type DP_SEC_GSP11_ENABLE;\
    568	type DP_SEC_GSP11_LINE_NUM
    569
    570struct dcn10_stream_encoder_shift {
    571	SE_REG_FIELD_LIST_DCN1_0(uint8_t);
    572	SE_REG_FIELD_LIST_DCN2_0(uint8_t);
    573	SE_REG_FIELD_LIST_DCN3_0(uint8_t);
    574};
    575
    576struct dcn10_stream_encoder_mask {
    577	SE_REG_FIELD_LIST_DCN1_0(uint32_t);
    578	SE_REG_FIELD_LIST_DCN2_0(uint32_t);
    579	SE_REG_FIELD_LIST_DCN3_0(uint32_t);
    580};
    581
    582struct dcn10_stream_encoder {
    583	struct stream_encoder base;
    584	const struct dcn10_stream_enc_registers *regs;
    585	const struct dcn10_stream_encoder_shift *se_shift;
    586	const struct dcn10_stream_encoder_mask *se_mask;
    587};
    588
    589void dcn10_stream_encoder_construct(
    590	struct dcn10_stream_encoder *enc1,
    591	struct dc_context *ctx,
    592	struct dc_bios *bp,
    593	enum engine_id eng_id,
    594	const struct dcn10_stream_enc_registers *regs,
    595	const struct dcn10_stream_encoder_shift *se_shift,
    596	const struct dcn10_stream_encoder_mask *se_mask);
    597
    598void enc1_update_generic_info_packet(
    599	struct dcn10_stream_encoder *enc1,
    600	uint32_t packet_index,
    601	const struct dc_info_packet *info_packet);
    602
    603void enc1_stream_encoder_dp_set_stream_attribute(
    604	struct stream_encoder *enc,
    605	struct dc_crtc_timing *crtc_timing,
    606	enum dc_color_space output_color_space,
    607	bool use_vsc_sdp_for_colorimetry,
    608	uint32_t enable_sdp_splitting);
    609
    610void enc1_stream_encoder_hdmi_set_stream_attribute(
    611	struct stream_encoder *enc,
    612	struct dc_crtc_timing *crtc_timing,
    613	int actual_pix_clk_khz,
    614	bool enable_audio);
    615
    616void enc1_stream_encoder_dvi_set_stream_attribute(
    617	struct stream_encoder *enc,
    618	struct dc_crtc_timing *crtc_timing,
    619	bool is_dual_link);
    620
    621void enc1_stream_encoder_set_throttled_vcp_size(
    622	struct stream_encoder *enc,
    623	struct fixed31_32 avg_time_slots_per_mtp);
    624
    625void enc1_stream_encoder_update_dp_info_packets(
    626	struct stream_encoder *enc,
    627	const struct encoder_info_frame *info_frame);
    628
    629void enc1_stream_encoder_send_immediate_sdp_message(
    630	struct stream_encoder *enc,
    631	const uint8_t *custom_sdp_message,
    632				unsigned int sdp_message_size);
    633
    634void enc1_stream_encoder_stop_dp_info_packets(
    635	struct stream_encoder *enc);
    636
    637void enc1_stream_encoder_dp_blank(
    638	struct dc_link *link,
    639	struct stream_encoder *enc);
    640
    641void enc1_stream_encoder_dp_unblank(
    642	struct dc_link *link,
    643	struct stream_encoder *enc,
    644	const struct encoder_unblank_param *param);
    645
    646void enc1_setup_stereo_sync(
    647	struct stream_encoder *enc,
    648	int tg_inst, bool enable);
    649
    650void enc1_stream_encoder_set_avmute(
    651	struct stream_encoder *enc,
    652	bool enable);
    653
    654void enc1_se_audio_mute_control(
    655	struct stream_encoder *enc,
    656	bool mute);
    657
    658void enc1_se_dp_audio_setup(
    659	struct stream_encoder *enc,
    660	unsigned int az_inst,
    661	struct audio_info *info);
    662
    663void enc1_se_dp_audio_enable(
    664	struct stream_encoder *enc);
    665
    666void enc1_se_dp_audio_disable(
    667	struct stream_encoder *enc);
    668
    669void enc1_se_hdmi_audio_setup(
    670	struct stream_encoder *enc,
    671	unsigned int az_inst,
    672	struct audio_info *info,
    673	struct audio_crtc_info *audio_crtc_info);
    674
    675void enc1_se_hdmi_audio_disable(
    676	struct stream_encoder *enc);
    677
    678void enc1_dig_connect_to_otg(
    679	struct stream_encoder *enc,
    680	int tg_inst);
    681
    682unsigned int enc1_dig_source_otg(
    683	struct stream_encoder *enc);
    684
    685void enc1_stream_encoder_set_stream_attribute_helper(
    686	struct dcn10_stream_encoder *enc1,
    687	struct dc_crtc_timing *crtc_timing);
    688
    689void enc1_se_enable_audio_clock(
    690	struct stream_encoder *enc,
    691	bool enable);
    692
    693void enc1_se_enable_dp_audio(
    694	struct stream_encoder *enc);
    695
    696void get_audio_clock_info(
    697	enum dc_color_depth color_depth,
    698	uint32_t crtc_pixel_clock_100Hz,
    699	uint32_t actual_pixel_clock_100Hz,
    700	struct audio_clock_info *audio_clock_info);
    701
    702void enc1_reset_hdmi_stream_attribute(
    703	struct stream_encoder *enc);
    704
    705bool enc1_stream_encoder_dp_get_pixel_format(
    706	struct stream_encoder *enc,
    707	enum dc_pixel_encoding *encoding,
    708	enum dc_color_depth *depth);
    709
    710#endif /* __DC_STREAM_ENCODER_DCN10_H__ */