cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

intel_tc.c (27499B)


      1// SPDX-License-Identifier: MIT
      2/*
      3 * Copyright © 2019 Intel Corporation
      4 */
      5
      6#include "i915_drv.h"
      7#include "i915_reg.h"
      8#include "intel_display.h"
      9#include "intel_display_power_map.h"
     10#include "intel_display_types.h"
     11#include "intel_dp_mst.h"
     12#include "intel_tc.h"
     13#include "intel_tc_phy_regs.h"
     14
     15static const char *tc_port_mode_name(enum tc_port_mode mode)
     16{
     17	static const char * const names[] = {
     18		[TC_PORT_DISCONNECTED] = "disconnected",
     19		[TC_PORT_TBT_ALT] = "tbt-alt",
     20		[TC_PORT_DP_ALT] = "dp-alt",
     21		[TC_PORT_LEGACY] = "legacy",
     22	};
     23
     24	if (WARN_ON(mode >= ARRAY_SIZE(names)))
     25		mode = TC_PORT_DISCONNECTED;
     26
     27	return names[mode];
     28}
     29
     30static bool intel_tc_port_in_mode(struct intel_digital_port *dig_port,
     31				  enum tc_port_mode mode)
     32{
     33	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
     34	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
     35
     36	return intel_phy_is_tc(i915, phy) && dig_port->tc_mode == mode;
     37}
     38
     39bool intel_tc_port_in_tbt_alt_mode(struct intel_digital_port *dig_port)
     40{
     41	return intel_tc_port_in_mode(dig_port, TC_PORT_TBT_ALT);
     42}
     43
     44bool intel_tc_port_in_dp_alt_mode(struct intel_digital_port *dig_port)
     45{
     46	return intel_tc_port_in_mode(dig_port, TC_PORT_DP_ALT);
     47}
     48
     49bool intel_tc_port_in_legacy_mode(struct intel_digital_port *dig_port)
     50{
     51	return intel_tc_port_in_mode(dig_port, TC_PORT_LEGACY);
     52}
     53
     54bool intel_tc_cold_requires_aux_pw(struct intel_digital_port *dig_port)
     55{
     56	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
     57
     58	return (DISPLAY_VER(i915) == 11 && dig_port->tc_legacy_port) ||
     59		IS_ALDERLAKE_P(i915);
     60}
     61
     62static enum intel_display_power_domain
     63tc_cold_get_power_domain(struct intel_digital_port *dig_port, enum tc_port_mode mode)
     64{
     65	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
     66
     67	if (mode == TC_PORT_TBT_ALT || !intel_tc_cold_requires_aux_pw(dig_port))
     68		return POWER_DOMAIN_TC_COLD_OFF;
     69
     70	return intel_display_power_legacy_aux_domain(i915, dig_port->aux_ch);
     71}
     72
     73static intel_wakeref_t
     74tc_cold_block_in_mode(struct intel_digital_port *dig_port, enum tc_port_mode mode,
     75		      enum intel_display_power_domain *domain)
     76{
     77	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
     78
     79	*domain = tc_cold_get_power_domain(dig_port, mode);
     80
     81	return intel_display_power_get(i915, *domain);
     82}
     83
     84static intel_wakeref_t
     85tc_cold_block(struct intel_digital_port *dig_port, enum intel_display_power_domain *domain)
     86{
     87	return tc_cold_block_in_mode(dig_port, dig_port->tc_mode, domain);
     88}
     89
     90static void
     91tc_cold_unblock(struct intel_digital_port *dig_port, enum intel_display_power_domain domain,
     92		intel_wakeref_t wakeref)
     93{
     94	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
     95
     96	/*
     97	 * wakeref == -1, means some error happened saving save_depot_stack but
     98	 * power should still be put down and 0 is a invalid save_depot_stack
     99	 * id so can be used to skip it for non TC legacy ports.
    100	 */
    101	if (wakeref == 0)
    102		return;
    103
    104	intel_display_power_put(i915, domain, wakeref);
    105}
    106
    107static void
    108assert_tc_cold_blocked(struct intel_digital_port *dig_port)
    109{
    110	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    111	bool enabled;
    112
    113	enabled = intel_display_power_is_enabled(i915,
    114						 tc_cold_get_power_domain(dig_port,
    115									  dig_port->tc_mode));
    116	drm_WARN_ON(&i915->drm, !enabled);
    117}
    118
    119u32 intel_tc_port_get_lane_mask(struct intel_digital_port *dig_port)
    120{
    121	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    122	struct intel_uncore *uncore = &i915->uncore;
    123	u32 lane_mask;
    124
    125	lane_mask = intel_uncore_read(uncore,
    126				      PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
    127
    128	drm_WARN_ON(&i915->drm, lane_mask == 0xffffffff);
    129	assert_tc_cold_blocked(dig_port);
    130
    131	lane_mask &= DP_LANE_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx);
    132	return lane_mask >> DP_LANE_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
    133}
    134
    135u32 intel_tc_port_get_pin_assignment_mask(struct intel_digital_port *dig_port)
    136{
    137	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    138	struct intel_uncore *uncore = &i915->uncore;
    139	u32 pin_mask;
    140
    141	pin_mask = intel_uncore_read(uncore,
    142				     PORT_TX_DFLEXPA1(dig_port->tc_phy_fia));
    143
    144	drm_WARN_ON(&i915->drm, pin_mask == 0xffffffff);
    145	assert_tc_cold_blocked(dig_port);
    146
    147	return (pin_mask & DP_PIN_ASSIGNMENT_MASK(dig_port->tc_phy_fia_idx)) >>
    148	       DP_PIN_ASSIGNMENT_SHIFT(dig_port->tc_phy_fia_idx);
    149}
    150
    151int intel_tc_port_fia_max_lane_count(struct intel_digital_port *dig_port)
    152{
    153	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    154	intel_wakeref_t wakeref;
    155	u32 lane_mask;
    156
    157	if (dig_port->tc_mode != TC_PORT_DP_ALT)
    158		return 4;
    159
    160	assert_tc_cold_blocked(dig_port);
    161
    162	lane_mask = 0;
    163	with_intel_display_power(i915, POWER_DOMAIN_DISPLAY_CORE, wakeref)
    164		lane_mask = intel_tc_port_get_lane_mask(dig_port);
    165
    166	switch (lane_mask) {
    167	default:
    168		MISSING_CASE(lane_mask);
    169		fallthrough;
    170	case 0x1:
    171	case 0x2:
    172	case 0x4:
    173	case 0x8:
    174		return 1;
    175	case 0x3:
    176	case 0xc:
    177		return 2;
    178	case 0xf:
    179		return 4;
    180	}
    181}
    182
    183void intel_tc_port_set_fia_lane_count(struct intel_digital_port *dig_port,
    184				      int required_lanes)
    185{
    186	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    187	bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
    188	struct intel_uncore *uncore = &i915->uncore;
    189	u32 val;
    190
    191	drm_WARN_ON(&i915->drm,
    192		    lane_reversal && dig_port->tc_mode != TC_PORT_LEGACY);
    193
    194	assert_tc_cold_blocked(dig_port);
    195
    196	val = intel_uncore_read(uncore,
    197				PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia));
    198	val &= ~DFLEXDPMLE1_DPMLETC_MASK(dig_port->tc_phy_fia_idx);
    199
    200	switch (required_lanes) {
    201	case 1:
    202		val |= lane_reversal ?
    203			DFLEXDPMLE1_DPMLETC_ML3(dig_port->tc_phy_fia_idx) :
    204			DFLEXDPMLE1_DPMLETC_ML0(dig_port->tc_phy_fia_idx);
    205		break;
    206	case 2:
    207		val |= lane_reversal ?
    208			DFLEXDPMLE1_DPMLETC_ML3_2(dig_port->tc_phy_fia_idx) :
    209			DFLEXDPMLE1_DPMLETC_ML1_0(dig_port->tc_phy_fia_idx);
    210		break;
    211	case 4:
    212		val |= DFLEXDPMLE1_DPMLETC_ML3_0(dig_port->tc_phy_fia_idx);
    213		break;
    214	default:
    215		MISSING_CASE(required_lanes);
    216	}
    217
    218	intel_uncore_write(uncore,
    219			   PORT_TX_DFLEXDPMLE1(dig_port->tc_phy_fia), val);
    220}
    221
    222static void tc_port_fixup_legacy_flag(struct intel_digital_port *dig_port,
    223				      u32 live_status_mask)
    224{
    225	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    226	u32 valid_hpd_mask;
    227
    228	if (dig_port->tc_legacy_port)
    229		valid_hpd_mask = BIT(TC_PORT_LEGACY);
    230	else
    231		valid_hpd_mask = BIT(TC_PORT_DP_ALT) |
    232				 BIT(TC_PORT_TBT_ALT);
    233
    234	if (!(live_status_mask & ~valid_hpd_mask))
    235		return;
    236
    237	/* If live status mismatches the VBT flag, trust the live status. */
    238	drm_dbg_kms(&i915->drm,
    239		    "Port %s: live status %08x mismatches the legacy port flag %08x, fixing flag\n",
    240		    dig_port->tc_port_name, live_status_mask, valid_hpd_mask);
    241
    242	dig_port->tc_legacy_port = !dig_port->tc_legacy_port;
    243}
    244
    245static u32 icl_tc_port_live_status_mask(struct intel_digital_port *dig_port)
    246{
    247	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    248	struct intel_uncore *uncore = &i915->uncore;
    249	u32 isr_bit = i915->hotplug.pch_hpd[dig_port->base.hpd_pin];
    250	u32 mask = 0;
    251	u32 val;
    252
    253	val = intel_uncore_read(uncore,
    254				PORT_TX_DFLEXDPSP(dig_port->tc_phy_fia));
    255
    256	if (val == 0xffffffff) {
    257		drm_dbg_kms(&i915->drm,
    258			    "Port %s: PHY in TCCOLD, nothing connected\n",
    259			    dig_port->tc_port_name);
    260		return mask;
    261	}
    262
    263	if (val & TC_LIVE_STATE_TBT(dig_port->tc_phy_fia_idx))
    264		mask |= BIT(TC_PORT_TBT_ALT);
    265	if (val & TC_LIVE_STATE_TC(dig_port->tc_phy_fia_idx))
    266		mask |= BIT(TC_PORT_DP_ALT);
    267
    268	if (intel_uncore_read(uncore, SDEISR) & isr_bit)
    269		mask |= BIT(TC_PORT_LEGACY);
    270
    271	/* The sink can be connected only in a single mode. */
    272	if (!drm_WARN_ON_ONCE(&i915->drm, hweight32(mask) > 1))
    273		tc_port_fixup_legacy_flag(dig_port, mask);
    274
    275	return mask;
    276}
    277
    278static u32 adl_tc_port_live_status_mask(struct intel_digital_port *dig_port)
    279{
    280	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    281	enum tc_port tc_port = intel_port_to_tc(i915, dig_port->base.port);
    282	u32 isr_bit = i915->hotplug.pch_hpd[dig_port->base.hpd_pin];
    283	struct intel_uncore *uncore = &i915->uncore;
    284	u32 val, mask = 0;
    285
    286	/*
    287	 * On ADL-P HW/FW will wake from TCCOLD to complete the read access of
    288	 * registers in IOM. Note that this doesn't apply to PHY and FIA
    289	 * registers.
    290	 */
    291	val = intel_uncore_read(uncore, TCSS_DDI_STATUS(tc_port));
    292	if (val & TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT)
    293		mask |= BIT(TC_PORT_DP_ALT);
    294	if (val & TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT)
    295		mask |= BIT(TC_PORT_TBT_ALT);
    296
    297	if (intel_uncore_read(uncore, SDEISR) & isr_bit)
    298		mask |= BIT(TC_PORT_LEGACY);
    299
    300	/* The sink can be connected only in a single mode. */
    301	if (!drm_WARN_ON(&i915->drm, hweight32(mask) > 1))
    302		tc_port_fixup_legacy_flag(dig_port, mask);
    303
    304	return mask;
    305}
    306
    307static u32 tc_port_live_status_mask(struct intel_digital_port *dig_port)
    308{
    309	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    310
    311	if (IS_ALDERLAKE_P(i915))
    312		return adl_tc_port_live_status_mask(dig_port);
    313
    314	return icl_tc_port_live_status_mask(dig_port);
    315}
    316
    317/*
    318 * Return the PHY status complete flag indicating that display can acquire the
    319 * PHY ownership. The IOM firmware sets this flag when a DP-alt or legacy sink
    320 * is connected and it's ready to switch the ownership to display. The flag
    321 * will be left cleared when a TBT-alt sink is connected, where the PHY is
    322 * owned by the TBT subsystem and so switching the ownership to display is not
    323 * required.
    324 */
    325static bool icl_tc_phy_status_complete(struct intel_digital_port *dig_port)
    326{
    327	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    328	struct intel_uncore *uncore = &i915->uncore;
    329	u32 val;
    330
    331	val = intel_uncore_read(uncore,
    332				PORT_TX_DFLEXDPPMS(dig_port->tc_phy_fia));
    333	if (val == 0xffffffff) {
    334		drm_dbg_kms(&i915->drm,
    335			    "Port %s: PHY in TCCOLD, assuming not complete\n",
    336			    dig_port->tc_port_name);
    337		return false;
    338	}
    339
    340	return val & DP_PHY_MODE_STATUS_COMPLETED(dig_port->tc_phy_fia_idx);
    341}
    342
    343/*
    344 * Return the PHY status complete flag indicating that display can acquire the
    345 * PHY ownership. The IOM firmware sets this flag when it's ready to switch
    346 * the ownership to display, regardless of what sink is connected (TBT-alt,
    347 * DP-alt, legacy or nothing). For TBT-alt sinks the PHY is owned by the TBT
    348 * subsystem and so switching the ownership to display is not required.
    349 */
    350static bool adl_tc_phy_status_complete(struct intel_digital_port *dig_port)
    351{
    352	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    353	enum tc_port tc_port = intel_port_to_tc(i915, dig_port->base.port);
    354	struct intel_uncore *uncore = &i915->uncore;
    355	u32 val;
    356
    357	val = intel_uncore_read(uncore, TCSS_DDI_STATUS(tc_port));
    358	if (val == 0xffffffff) {
    359		drm_dbg_kms(&i915->drm,
    360			    "Port %s: PHY in TCCOLD, assuming not complete\n",
    361			    dig_port->tc_port_name);
    362		return false;
    363	}
    364
    365	return val & TCSS_DDI_STATUS_READY;
    366}
    367
    368static bool tc_phy_status_complete(struct intel_digital_port *dig_port)
    369{
    370	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    371
    372	if (IS_ALDERLAKE_P(i915))
    373		return adl_tc_phy_status_complete(dig_port);
    374
    375	return icl_tc_phy_status_complete(dig_port);
    376}
    377
    378static bool icl_tc_phy_take_ownership(struct intel_digital_port *dig_port,
    379				      bool take)
    380{
    381	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    382	struct intel_uncore *uncore = &i915->uncore;
    383	u32 val;
    384
    385	val = intel_uncore_read(uncore,
    386				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
    387	if (val == 0xffffffff) {
    388		drm_dbg_kms(&i915->drm,
    389			    "Port %s: PHY in TCCOLD, can't %s ownership\n",
    390			    dig_port->tc_port_name, take ? "take" : "release");
    391
    392		return false;
    393	}
    394
    395	val &= ~DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
    396	if (take)
    397		val |= DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
    398
    399	intel_uncore_write(uncore,
    400			   PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia), val);
    401
    402	return true;
    403}
    404
    405static bool adl_tc_phy_take_ownership(struct intel_digital_port *dig_port,
    406				      bool take)
    407{
    408	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    409	struct intel_uncore *uncore = &i915->uncore;
    410	enum port port = dig_port->base.port;
    411	u32 val;
    412
    413	val = intel_uncore_read(uncore, DDI_BUF_CTL(port));
    414	if (take)
    415		val |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
    416	else
    417		val &= ~DDI_BUF_CTL_TC_PHY_OWNERSHIP;
    418	intel_uncore_write(uncore, DDI_BUF_CTL(port), val);
    419
    420	return true;
    421}
    422
    423static bool tc_phy_take_ownership(struct intel_digital_port *dig_port, bool take)
    424{
    425	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    426
    427	if (IS_ALDERLAKE_P(i915))
    428		return adl_tc_phy_take_ownership(dig_port, take);
    429
    430	return icl_tc_phy_take_ownership(dig_port, take);
    431}
    432
    433static bool icl_tc_phy_is_owned(struct intel_digital_port *dig_port)
    434{
    435	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    436	struct intel_uncore *uncore = &i915->uncore;
    437	u32 val;
    438
    439	val = intel_uncore_read(uncore,
    440				PORT_TX_DFLEXDPCSSS(dig_port->tc_phy_fia));
    441	if (val == 0xffffffff) {
    442		drm_dbg_kms(&i915->drm,
    443			    "Port %s: PHY in TCCOLD, assume safe mode\n",
    444			    dig_port->tc_port_name);
    445		return true;
    446	}
    447
    448	return val & DP_PHY_MODE_STATUS_NOT_SAFE(dig_port->tc_phy_fia_idx);
    449}
    450
    451static bool adl_tc_phy_is_owned(struct intel_digital_port *dig_port)
    452{
    453	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    454	struct intel_uncore *uncore = &i915->uncore;
    455	enum port port = dig_port->base.port;
    456	u32 val;
    457
    458	val = intel_uncore_read(uncore, DDI_BUF_CTL(port));
    459	return val & DDI_BUF_CTL_TC_PHY_OWNERSHIP;
    460}
    461
    462static bool tc_phy_is_owned(struct intel_digital_port *dig_port)
    463{
    464	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    465
    466	if (IS_ALDERLAKE_P(i915))
    467		return adl_tc_phy_is_owned(dig_port);
    468
    469	return icl_tc_phy_is_owned(dig_port);
    470}
    471
    472/*
    473 * This function implements the first part of the Connect Flow described by our
    474 * specification, Gen11 TypeC Programming chapter. The rest of the flow (reading
    475 * lanes, EDID, etc) is done as needed in the typical places.
    476 *
    477 * Unlike the other ports, type-C ports are not available to use as soon as we
    478 * get a hotplug. The type-C PHYs can be shared between multiple controllers:
    479 * display, USB, etc. As a result, handshaking through FIA is required around
    480 * connect and disconnect to cleanly transfer ownership with the controller and
    481 * set the type-C power state.
    482 */
    483static void icl_tc_phy_connect(struct intel_digital_port *dig_port,
    484			       int required_lanes)
    485{
    486	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    487	u32 live_status_mask;
    488	int max_lanes;
    489
    490	if (!tc_phy_status_complete(dig_port)) {
    491		drm_dbg_kms(&i915->drm, "Port %s: PHY not ready\n",
    492			    dig_port->tc_port_name);
    493		goto out_set_tbt_alt_mode;
    494	}
    495
    496	live_status_mask = tc_port_live_status_mask(dig_port);
    497	if (!(live_status_mask & (BIT(TC_PORT_DP_ALT) | BIT(TC_PORT_LEGACY)))) {
    498		drm_dbg_kms(&i915->drm, "Port %s: PHY ownership not required (live status %02x)\n",
    499			    dig_port->tc_port_name, live_status_mask);
    500		goto out_set_tbt_alt_mode;
    501	}
    502
    503	if (!tc_phy_take_ownership(dig_port, true) &&
    504	    !drm_WARN_ON(&i915->drm, dig_port->tc_legacy_port))
    505		goto out_set_tbt_alt_mode;
    506
    507	max_lanes = intel_tc_port_fia_max_lane_count(dig_port);
    508	if (dig_port->tc_legacy_port) {
    509		drm_WARN_ON(&i915->drm, max_lanes != 4);
    510		dig_port->tc_mode = TC_PORT_LEGACY;
    511
    512		return;
    513	}
    514
    515	/*
    516	 * Now we have to re-check the live state, in case the port recently
    517	 * became disconnected. Not necessary for legacy mode.
    518	 */
    519	if (!(tc_port_live_status_mask(dig_port) & BIT(TC_PORT_DP_ALT))) {
    520		drm_dbg_kms(&i915->drm, "Port %s: PHY sudden disconnect\n",
    521			    dig_port->tc_port_name);
    522		goto out_release_phy;
    523	}
    524
    525	if (max_lanes < required_lanes) {
    526		drm_dbg_kms(&i915->drm,
    527			    "Port %s: PHY max lanes %d < required lanes %d\n",
    528			    dig_port->tc_port_name,
    529			    max_lanes, required_lanes);
    530		goto out_release_phy;
    531	}
    532
    533	dig_port->tc_mode = TC_PORT_DP_ALT;
    534
    535	return;
    536
    537out_release_phy:
    538	tc_phy_take_ownership(dig_port, false);
    539out_set_tbt_alt_mode:
    540	dig_port->tc_mode = TC_PORT_TBT_ALT;
    541}
    542
    543/*
    544 * See the comment at the connect function. This implements the Disconnect
    545 * Flow.
    546 */
    547static void icl_tc_phy_disconnect(struct intel_digital_port *dig_port)
    548{
    549	switch (dig_port->tc_mode) {
    550	case TC_PORT_LEGACY:
    551	case TC_PORT_DP_ALT:
    552		tc_phy_take_ownership(dig_port, false);
    553		fallthrough;
    554	case TC_PORT_TBT_ALT:
    555		dig_port->tc_mode = TC_PORT_DISCONNECTED;
    556		fallthrough;
    557	case TC_PORT_DISCONNECTED:
    558		break;
    559	default:
    560		MISSING_CASE(dig_port->tc_mode);
    561	}
    562}
    563
    564static bool icl_tc_phy_is_connected(struct intel_digital_port *dig_port)
    565{
    566	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    567
    568	if (!tc_phy_status_complete(dig_port)) {
    569		drm_dbg_kms(&i915->drm, "Port %s: PHY status not complete\n",
    570			    dig_port->tc_port_name);
    571		return dig_port->tc_mode == TC_PORT_TBT_ALT;
    572	}
    573
    574	/* On ADL-P the PHY complete flag is set in TBT mode as well. */
    575	if (IS_ALDERLAKE_P(i915) && dig_port->tc_mode == TC_PORT_TBT_ALT)
    576		return true;
    577
    578	if (!tc_phy_is_owned(dig_port)) {
    579		drm_dbg_kms(&i915->drm, "Port %s: PHY not owned\n",
    580			    dig_port->tc_port_name);
    581
    582		return false;
    583	}
    584
    585	return dig_port->tc_mode == TC_PORT_DP_ALT ||
    586	       dig_port->tc_mode == TC_PORT_LEGACY;
    587}
    588
    589static enum tc_port_mode
    590intel_tc_port_get_current_mode(struct intel_digital_port *dig_port)
    591{
    592	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    593	u32 live_status_mask = tc_port_live_status_mask(dig_port);
    594	enum tc_port_mode mode;
    595
    596	if (!tc_phy_is_owned(dig_port) ||
    597	    drm_WARN_ON(&i915->drm, !tc_phy_status_complete(dig_port)))
    598		return TC_PORT_TBT_ALT;
    599
    600	mode = dig_port->tc_legacy_port ? TC_PORT_LEGACY : TC_PORT_DP_ALT;
    601	if (live_status_mask) {
    602		enum tc_port_mode live_mode = fls(live_status_mask) - 1;
    603
    604		if (!drm_WARN_ON(&i915->drm, live_mode == TC_PORT_TBT_ALT))
    605			mode = live_mode;
    606	}
    607
    608	return mode;
    609}
    610
    611static enum tc_port_mode
    612intel_tc_port_get_target_mode(struct intel_digital_port *dig_port)
    613{
    614	u32 live_status_mask = tc_port_live_status_mask(dig_port);
    615
    616	if (live_status_mask)
    617		return fls(live_status_mask) - 1;
    618
    619	return TC_PORT_TBT_ALT;
    620}
    621
    622static void intel_tc_port_reset_mode(struct intel_digital_port *dig_port,
    623				     int required_lanes, bool force_disconnect)
    624{
    625	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    626	enum tc_port_mode old_tc_mode = dig_port->tc_mode;
    627
    628	intel_display_power_flush_work(i915);
    629	if (!intel_tc_cold_requires_aux_pw(dig_port)) {
    630		enum intel_display_power_domain aux_domain;
    631		bool aux_powered;
    632
    633		aux_domain = intel_aux_power_domain(dig_port);
    634		aux_powered = intel_display_power_is_enabled(i915, aux_domain);
    635		drm_WARN_ON(&i915->drm, aux_powered);
    636	}
    637
    638	icl_tc_phy_disconnect(dig_port);
    639	if (!force_disconnect)
    640		icl_tc_phy_connect(dig_port, required_lanes);
    641
    642	drm_dbg_kms(&i915->drm, "Port %s: TC port mode reset (%s -> %s)\n",
    643		    dig_port->tc_port_name,
    644		    tc_port_mode_name(old_tc_mode),
    645		    tc_port_mode_name(dig_port->tc_mode));
    646}
    647
    648static bool intel_tc_port_needs_reset(struct intel_digital_port *dig_port)
    649{
    650	return intel_tc_port_get_target_mode(dig_port) != dig_port->tc_mode;
    651}
    652
    653static void intel_tc_port_update_mode(struct intel_digital_port *dig_port,
    654				      int required_lanes, bool force_disconnect)
    655{
    656	enum intel_display_power_domain domain;
    657	intel_wakeref_t wref;
    658	bool needs_reset = force_disconnect;
    659
    660	if (!needs_reset) {
    661		/* Get power domain required to check the hotplug live status. */
    662		wref = tc_cold_block(dig_port, &domain);
    663		needs_reset = intel_tc_port_needs_reset(dig_port);
    664		tc_cold_unblock(dig_port, domain, wref);
    665	}
    666
    667	if (!needs_reset)
    668		return;
    669
    670	/* Get power domain required for resetting the mode. */
    671	wref = tc_cold_block_in_mode(dig_port, TC_PORT_DISCONNECTED, &domain);
    672
    673	intel_tc_port_reset_mode(dig_port, required_lanes, force_disconnect);
    674
    675	/* Get power domain matching the new mode after reset. */
    676	tc_cold_unblock(dig_port, dig_port->tc_lock_power_domain,
    677			fetch_and_zero(&dig_port->tc_lock_wakeref));
    678	if (dig_port->tc_mode != TC_PORT_DISCONNECTED)
    679		dig_port->tc_lock_wakeref = tc_cold_block(dig_port,
    680							  &dig_port->tc_lock_power_domain);
    681
    682	tc_cold_unblock(dig_port, domain, wref);
    683}
    684
    685static void
    686intel_tc_port_link_init_refcount(struct intel_digital_port *dig_port,
    687				 int refcount)
    688{
    689	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    690
    691	drm_WARN_ON(&i915->drm, dig_port->tc_link_refcount);
    692	dig_port->tc_link_refcount = refcount;
    693}
    694
    695void intel_tc_port_sanitize(struct intel_digital_port *dig_port)
    696{
    697	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    698	struct intel_encoder *encoder = &dig_port->base;
    699	intel_wakeref_t tc_cold_wref;
    700	enum intel_display_power_domain domain;
    701	int active_links = 0;
    702
    703	mutex_lock(&dig_port->tc_lock);
    704
    705	if (dig_port->dp.is_mst)
    706		active_links = intel_dp_mst_encoder_active_links(dig_port);
    707	else if (encoder->base.crtc)
    708		active_links = to_intel_crtc(encoder->base.crtc)->active;
    709
    710	drm_WARN_ON(&i915->drm, dig_port->tc_mode != TC_PORT_DISCONNECTED);
    711	drm_WARN_ON(&i915->drm, dig_port->tc_lock_wakeref);
    712
    713	tc_cold_wref = tc_cold_block(dig_port, &domain);
    714
    715	dig_port->tc_mode = intel_tc_port_get_current_mode(dig_port);
    716	if (active_links) {
    717		if (!icl_tc_phy_is_connected(dig_port))
    718			drm_dbg_kms(&i915->drm,
    719				    "Port %s: PHY disconnected with %d active link(s)\n",
    720				    dig_port->tc_port_name, active_links);
    721		intel_tc_port_link_init_refcount(dig_port, active_links);
    722
    723		dig_port->tc_lock_wakeref = tc_cold_block(dig_port,
    724							  &dig_port->tc_lock_power_domain);
    725	} else {
    726		/*
    727		 * TBT-alt is the default mode in any case the PHY ownership is not
    728		 * held (regardless of the sink's connected live state), so
    729		 * we'll just switch to disconnected mode from it here without
    730		 * a note.
    731		 */
    732		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
    733			drm_dbg_kms(&i915->drm,
    734				    "Port %s: PHY left in %s mode on disabled port, disconnecting it\n",
    735				    dig_port->tc_port_name,
    736				    tc_port_mode_name(dig_port->tc_mode));
    737		icl_tc_phy_disconnect(dig_port);
    738	}
    739
    740	tc_cold_unblock(dig_port, domain, tc_cold_wref);
    741
    742	drm_dbg_kms(&i915->drm, "Port %s: sanitize mode (%s)\n",
    743		    dig_port->tc_port_name,
    744		    tc_port_mode_name(dig_port->tc_mode));
    745
    746	mutex_unlock(&dig_port->tc_lock);
    747}
    748
    749/*
    750 * The type-C ports are different because even when they are connected, they may
    751 * not be available/usable by the graphics driver: see the comment on
    752 * icl_tc_phy_connect(). So in our driver instead of adding the additional
    753 * concept of "usable" and make everything check for "connected and usable" we
    754 * define a port as "connected" when it is not only connected, but also when it
    755 * is usable by the rest of the driver. That maintains the old assumption that
    756 * connected ports are usable, and avoids exposing to the users objects they
    757 * can't really use.
    758 */
    759bool intel_tc_port_connected(struct intel_encoder *encoder)
    760{
    761	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
    762	bool is_connected;
    763
    764	intel_tc_port_lock(dig_port);
    765
    766	is_connected = tc_port_live_status_mask(dig_port) &
    767		       BIT(dig_port->tc_mode);
    768
    769	intel_tc_port_unlock(dig_port);
    770
    771	return is_connected;
    772}
    773
    774static void __intel_tc_port_lock(struct intel_digital_port *dig_port,
    775				 int required_lanes)
    776{
    777	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    778
    779	mutex_lock(&dig_port->tc_lock);
    780
    781	cancel_delayed_work(&dig_port->tc_disconnect_phy_work);
    782
    783	if (!dig_port->tc_link_refcount)
    784		intel_tc_port_update_mode(dig_port, required_lanes,
    785					  false);
    786
    787	drm_WARN_ON(&i915->drm, dig_port->tc_mode == TC_PORT_DISCONNECTED);
    788	drm_WARN_ON(&i915->drm, dig_port->tc_mode != TC_PORT_TBT_ALT &&
    789				!tc_phy_is_owned(dig_port));
    790}
    791
    792void intel_tc_port_lock(struct intel_digital_port *dig_port)
    793{
    794	__intel_tc_port_lock(dig_port, 1);
    795}
    796
    797/**
    798 * intel_tc_port_disconnect_phy_work: disconnect TypeC PHY from display port
    799 * @dig_port: digital port
    800 *
    801 * Disconnect the given digital port from its TypeC PHY (handing back the
    802 * control of the PHY to the TypeC subsystem). This will happen in a delayed
    803 * manner after each aux transactions and modeset disables.
    804 */
    805static void intel_tc_port_disconnect_phy_work(struct work_struct *work)
    806{
    807	struct intel_digital_port *dig_port =
    808		container_of(work, struct intel_digital_port, tc_disconnect_phy_work.work);
    809
    810	mutex_lock(&dig_port->tc_lock);
    811
    812	if (!dig_port->tc_link_refcount)
    813		intel_tc_port_update_mode(dig_port, 1, true);
    814
    815	mutex_unlock(&dig_port->tc_lock);
    816}
    817
    818/**
    819 * intel_tc_port_flush_work: flush the work disconnecting the PHY
    820 * @dig_port: digital port
    821 *
    822 * Flush the delayed work disconnecting an idle PHY.
    823 */
    824void intel_tc_port_flush_work(struct intel_digital_port *dig_port)
    825{
    826	flush_delayed_work(&dig_port->tc_disconnect_phy_work);
    827}
    828
    829void intel_tc_port_unlock(struct intel_digital_port *dig_port)
    830{
    831	if (!dig_port->tc_link_refcount && dig_port->tc_mode != TC_PORT_DISCONNECTED)
    832		queue_delayed_work(system_unbound_wq, &dig_port->tc_disconnect_phy_work,
    833				   msecs_to_jiffies(1000));
    834
    835	mutex_unlock(&dig_port->tc_lock);
    836}
    837
    838bool intel_tc_port_ref_held(struct intel_digital_port *dig_port)
    839{
    840	return mutex_is_locked(&dig_port->tc_lock) ||
    841	       dig_port->tc_link_refcount;
    842}
    843
    844void intel_tc_port_get_link(struct intel_digital_port *dig_port,
    845			    int required_lanes)
    846{
    847	__intel_tc_port_lock(dig_port, required_lanes);
    848	dig_port->tc_link_refcount++;
    849	intel_tc_port_unlock(dig_port);
    850}
    851
    852void intel_tc_port_put_link(struct intel_digital_port *dig_port)
    853{
    854	intel_tc_port_lock(dig_port);
    855	--dig_port->tc_link_refcount;
    856	intel_tc_port_unlock(dig_port);
    857
    858	/*
    859	 * Disconnecting the PHY after the PHY's PLL gets disabled may
    860	 * hang the system on ADL-P, so disconnect the PHY here synchronously.
    861	 * TODO: remove this once the root cause of the ordering requirement
    862	 * is found/fixed.
    863	 */
    864	intel_tc_port_flush_work(dig_port);
    865}
    866
    867static bool
    868tc_has_modular_fia(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
    869{
    870	enum intel_display_power_domain domain;
    871	intel_wakeref_t wakeref;
    872	u32 val;
    873
    874	if (!INTEL_INFO(i915)->display.has_modular_fia)
    875		return false;
    876
    877	mutex_lock(&dig_port->tc_lock);
    878	wakeref = tc_cold_block(dig_port, &domain);
    879	val = intel_uncore_read(&i915->uncore, PORT_TX_DFLEXDPSP(FIA1));
    880	tc_cold_unblock(dig_port, domain, wakeref);
    881	mutex_unlock(&dig_port->tc_lock);
    882
    883	drm_WARN_ON(&i915->drm, val == 0xffffffff);
    884
    885	return val & MODULAR_FIA_MASK;
    886}
    887
    888static void
    889tc_port_load_fia_params(struct drm_i915_private *i915, struct intel_digital_port *dig_port)
    890{
    891	enum port port = dig_port->base.port;
    892	enum tc_port tc_port = intel_port_to_tc(i915, port);
    893
    894	/*
    895	 * Each Modular FIA instance houses 2 TC ports. In SOC that has more
    896	 * than two TC ports, there are multiple instances of Modular FIA.
    897	 */
    898	if (tc_has_modular_fia(i915, dig_port)) {
    899		dig_port->tc_phy_fia = tc_port / 2;
    900		dig_port->tc_phy_fia_idx = tc_port % 2;
    901	} else {
    902		dig_port->tc_phy_fia = FIA1;
    903		dig_port->tc_phy_fia_idx = tc_port;
    904	}
    905}
    906
    907void intel_tc_port_init(struct intel_digital_port *dig_port, bool is_legacy)
    908{
    909	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
    910	enum port port = dig_port->base.port;
    911	enum tc_port tc_port = intel_port_to_tc(i915, port);
    912
    913	if (drm_WARN_ON(&i915->drm, tc_port == TC_PORT_NONE))
    914		return;
    915
    916	snprintf(dig_port->tc_port_name, sizeof(dig_port->tc_port_name),
    917		 "%c/TC#%d", port_name(port), tc_port + 1);
    918
    919	mutex_init(&dig_port->tc_lock);
    920	INIT_DELAYED_WORK(&dig_port->tc_disconnect_phy_work, intel_tc_port_disconnect_phy_work);
    921	dig_port->tc_legacy_port = is_legacy;
    922	dig_port->tc_mode = TC_PORT_DISCONNECTED;
    923	dig_port->tc_link_refcount = 0;
    924	tc_port_load_fia_params(i915, dig_port);
    925}