cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

dpu_encoder_phys_vid.c (21881B)


      1// SPDX-License-Identifier: GPL-2.0-only
      2/* Copyright (c) 2015-2018, 2020-2021 The Linux Foundation. All rights reserved.
      3 */
      4
      5#define pr_fmt(fmt)	"[drm:%s:%d] " fmt, __func__, __LINE__
      6#include "dpu_encoder_phys.h"
      7#include "dpu_hw_interrupts.h"
      8#include "dpu_hw_merge3d.h"
      9#include "dpu_core_irq.h"
     10#include "dpu_formats.h"
     11#include "dpu_trace.h"
     12#include "disp/msm_disp_snapshot.h"
     13
     14#define DPU_DEBUG_VIDENC(e, fmt, ...) DPU_DEBUG("enc%d intf%d " fmt, \
     15		(e) && (e)->parent ? \
     16		(e)->parent->base.id : -1, \
     17		(e) && (e)->hw_intf ? \
     18		(e)->hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
     19
     20#define DPU_ERROR_VIDENC(e, fmt, ...) DPU_ERROR("enc%d intf%d " fmt, \
     21		(e) && (e)->parent ? \
     22		(e)->parent->base.id : -1, \
     23		(e) && (e)->hw_intf ? \
     24		(e)->hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
     25
     26#define to_dpu_encoder_phys_vid(x) \
     27	container_of(x, struct dpu_encoder_phys_vid, base)
     28
     29static bool dpu_encoder_phys_vid_is_master(
     30		struct dpu_encoder_phys *phys_enc)
     31{
     32	bool ret = false;
     33
     34	if (phys_enc->split_role != ENC_ROLE_SLAVE)
     35		ret = true;
     36
     37	return ret;
     38}
     39
     40static void drm_mode_to_intf_timing_params(
     41		const struct dpu_encoder_phys *phys_enc,
     42		const struct drm_display_mode *mode,
     43		struct intf_timing_params *timing)
     44{
     45	memset(timing, 0, sizeof(*timing));
     46
     47	if ((mode->htotal < mode->hsync_end)
     48			|| (mode->hsync_start < mode->hdisplay)
     49			|| (mode->vtotal < mode->vsync_end)
     50			|| (mode->vsync_start < mode->vdisplay)
     51			|| (mode->hsync_end < mode->hsync_start)
     52			|| (mode->vsync_end < mode->vsync_start)) {
     53		DPU_ERROR(
     54		    "invalid params - hstart:%d,hend:%d,htot:%d,hdisplay:%d\n",
     55				mode->hsync_start, mode->hsync_end,
     56				mode->htotal, mode->hdisplay);
     57		DPU_ERROR("vstart:%d,vend:%d,vtot:%d,vdisplay:%d\n",
     58				mode->vsync_start, mode->vsync_end,
     59				mode->vtotal, mode->vdisplay);
     60		return;
     61	}
     62
     63	/*
     64	 * https://www.kernel.org/doc/htmldocs/drm/ch02s05.html
     65	 *  Active Region      Front Porch   Sync   Back Porch
     66	 * <-----------------><------------><-----><----------->
     67	 * <- [hv]display --->
     68	 * <--------- [hv]sync_start ------>
     69	 * <----------------- [hv]sync_end ------->
     70	 * <---------------------------- [hv]total ------------->
     71	 */
     72	timing->width = mode->hdisplay;	/* active width */
     73	timing->height = mode->vdisplay;	/* active height */
     74	timing->xres = timing->width;
     75	timing->yres = timing->height;
     76	timing->h_back_porch = mode->htotal - mode->hsync_end;
     77	timing->h_front_porch = mode->hsync_start - mode->hdisplay;
     78	timing->v_back_porch = mode->vtotal - mode->vsync_end;
     79	timing->v_front_porch = mode->vsync_start - mode->vdisplay;
     80	timing->hsync_pulse_width = mode->hsync_end - mode->hsync_start;
     81	timing->vsync_pulse_width = mode->vsync_end - mode->vsync_start;
     82	timing->hsync_polarity = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0;
     83	timing->vsync_polarity = (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
     84	timing->border_clr = 0;
     85	timing->underflow_clr = 0xff;
     86	timing->hsync_skew = mode->hskew;
     87
     88	/* DSI controller cannot handle active-low sync signals. */
     89	if (phys_enc->hw_intf->cap->type == INTF_DSI) {
     90		timing->hsync_polarity = 0;
     91		timing->vsync_polarity = 0;
     92	}
     93
     94	/* for DP/EDP, Shift timings to align it to bottom right */
     95	if (phys_enc->hw_intf->cap->type == INTF_DP) {
     96		timing->h_back_porch += timing->h_front_porch;
     97		timing->h_front_porch = 0;
     98		timing->v_back_porch += timing->v_front_porch;
     99		timing->v_front_porch = 0;
    100	}
    101
    102	timing->wide_bus_en = dpu_encoder_is_widebus_enabled(phys_enc->parent);
    103
    104	/*
    105	 * for DP, divide the horizonal parameters by 2 when
    106	 * widebus is enabled
    107	 */
    108	if (phys_enc->hw_intf->cap->type == INTF_DP && timing->wide_bus_en) {
    109		timing->width = timing->width >> 1;
    110		timing->xres = timing->xres >> 1;
    111		timing->h_back_porch = timing->h_back_porch >> 1;
    112		timing->h_front_porch = timing->h_front_porch >> 1;
    113		timing->hsync_pulse_width = timing->hsync_pulse_width >> 1;
    114	}
    115}
    116
    117static u32 get_horizontal_total(const struct intf_timing_params *timing)
    118{
    119	u32 active = timing->xres;
    120	u32 inactive =
    121	    timing->h_back_porch + timing->h_front_porch +
    122	    timing->hsync_pulse_width;
    123	return active + inactive;
    124}
    125
    126static u32 get_vertical_total(const struct intf_timing_params *timing)
    127{
    128	u32 active = timing->yres;
    129	u32 inactive =
    130	    timing->v_back_porch + timing->v_front_porch +
    131	    timing->vsync_pulse_width;
    132	return active + inactive;
    133}
    134
    135/*
    136 * programmable_fetch_get_num_lines:
    137 *	Number of fetch lines in vertical front porch
    138 * @timing: Pointer to the intf timing information for the requested mode
    139 *
    140 * Returns the number of fetch lines in vertical front porch at which mdp
    141 * can start fetching the next frame.
    142 *
    143 * Number of needed prefetch lines is anything that cannot be absorbed in the
    144 * start of frame time (back porch + vsync pulse width).
    145 *
    146 * Some panels have very large VFP, however we only need a total number of
    147 * lines based on the chip worst case latencies.
    148 */
    149static u32 programmable_fetch_get_num_lines(
    150		struct dpu_encoder_phys *phys_enc,
    151		const struct intf_timing_params *timing)
    152{
    153	u32 worst_case_needed_lines =
    154	    phys_enc->hw_intf->cap->prog_fetch_lines_worst_case;
    155	u32 start_of_frame_lines =
    156	    timing->v_back_porch + timing->vsync_pulse_width;
    157	u32 needed_vfp_lines = worst_case_needed_lines - start_of_frame_lines;
    158	u32 actual_vfp_lines = 0;
    159
    160	/* Fetch must be outside active lines, otherwise undefined. */
    161	if (start_of_frame_lines >= worst_case_needed_lines) {
    162		DPU_DEBUG_VIDENC(phys_enc,
    163				"prog fetch is not needed, large vbp+vsw\n");
    164		actual_vfp_lines = 0;
    165	} else if (timing->v_front_porch < needed_vfp_lines) {
    166		/* Warn fetch needed, but not enough porch in panel config */
    167		pr_warn_once
    168			("low vbp+vfp may lead to perf issues in some cases\n");
    169		DPU_DEBUG_VIDENC(phys_enc,
    170				"less vfp than fetch req, using entire vfp\n");
    171		actual_vfp_lines = timing->v_front_porch;
    172	} else {
    173		DPU_DEBUG_VIDENC(phys_enc, "room in vfp for needed prefetch\n");
    174		actual_vfp_lines = needed_vfp_lines;
    175	}
    176
    177	DPU_DEBUG_VIDENC(phys_enc,
    178		"v_front_porch %u v_back_porch %u vsync_pulse_width %u\n",
    179		timing->v_front_porch, timing->v_back_porch,
    180		timing->vsync_pulse_width);
    181	DPU_DEBUG_VIDENC(phys_enc,
    182		"wc_lines %u needed_vfp_lines %u actual_vfp_lines %u\n",
    183		worst_case_needed_lines, needed_vfp_lines, actual_vfp_lines);
    184
    185	return actual_vfp_lines;
    186}
    187
    188/*
    189 * programmable_fetch_config: Programs HW to prefetch lines by offsetting
    190 *	the start of fetch into the vertical front porch for cases where the
    191 *	vsync pulse width and vertical back porch time is insufficient
    192 *
    193 *	Gets # of lines to pre-fetch, then calculate VSYNC counter value.
    194 *	HW layer requires VSYNC counter of first pixel of tgt VFP line.
    195 *
    196 * @timing: Pointer to the intf timing information for the requested mode
    197 */
    198static void programmable_fetch_config(struct dpu_encoder_phys *phys_enc,
    199				      const struct intf_timing_params *timing)
    200{
    201	struct intf_prog_fetch f = { 0 };
    202	u32 vfp_fetch_lines = 0;
    203	u32 horiz_total = 0;
    204	u32 vert_total = 0;
    205	u32 vfp_fetch_start_vsync_counter = 0;
    206	unsigned long lock_flags;
    207
    208	if (WARN_ON_ONCE(!phys_enc->hw_intf->ops.setup_prg_fetch))
    209		return;
    210
    211	vfp_fetch_lines = programmable_fetch_get_num_lines(phys_enc, timing);
    212	if (vfp_fetch_lines) {
    213		vert_total = get_vertical_total(timing);
    214		horiz_total = get_horizontal_total(timing);
    215		vfp_fetch_start_vsync_counter =
    216		    (vert_total - vfp_fetch_lines) * horiz_total + 1;
    217		f.enable = 1;
    218		f.fetch_start = vfp_fetch_start_vsync_counter;
    219	}
    220
    221	DPU_DEBUG_VIDENC(phys_enc,
    222		"vfp_fetch_lines %u vfp_fetch_start_vsync_counter %u\n",
    223		vfp_fetch_lines, vfp_fetch_start_vsync_counter);
    224
    225	spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
    226	phys_enc->hw_intf->ops.setup_prg_fetch(phys_enc->hw_intf, &f);
    227	spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
    228}
    229
    230static void dpu_encoder_phys_vid_setup_timing_engine(
    231		struct dpu_encoder_phys *phys_enc)
    232{
    233	struct drm_display_mode mode;
    234	struct intf_timing_params timing_params = { 0 };
    235	const struct dpu_format *fmt = NULL;
    236	u32 fmt_fourcc = DRM_FORMAT_RGB888;
    237	unsigned long lock_flags;
    238	struct dpu_hw_intf_cfg intf_cfg = { 0 };
    239
    240	if (!phys_enc->hw_ctl->ops.setup_intf_cfg) {
    241		DPU_ERROR("invalid encoder %d\n", phys_enc != NULL);
    242		return;
    243	}
    244
    245	mode = phys_enc->cached_mode;
    246	if (!phys_enc->hw_intf->ops.setup_timing_gen) {
    247		DPU_ERROR("timing engine setup is not supported\n");
    248		return;
    249	}
    250
    251	DPU_DEBUG_VIDENC(phys_enc, "enabling mode:\n");
    252	drm_mode_debug_printmodeline(&mode);
    253
    254	if (phys_enc->split_role != ENC_ROLE_SOLO) {
    255		mode.hdisplay >>= 1;
    256		mode.htotal >>= 1;
    257		mode.hsync_start >>= 1;
    258		mode.hsync_end >>= 1;
    259
    260		DPU_DEBUG_VIDENC(phys_enc,
    261			"split_role %d, halve horizontal %d %d %d %d\n",
    262			phys_enc->split_role,
    263			mode.hdisplay, mode.htotal,
    264			mode.hsync_start, mode.hsync_end);
    265	}
    266
    267	drm_mode_to_intf_timing_params(phys_enc, &mode, &timing_params);
    268
    269	fmt = dpu_get_dpu_format(fmt_fourcc);
    270	DPU_DEBUG_VIDENC(phys_enc, "fmt_fourcc 0x%X\n", fmt_fourcc);
    271
    272	intf_cfg.intf = phys_enc->hw_intf->idx;
    273	intf_cfg.intf_mode_sel = DPU_CTL_MODE_SEL_VID;
    274	intf_cfg.stream_sel = 0; /* Don't care value for video mode */
    275	intf_cfg.mode_3d = dpu_encoder_helper_get_3d_blend_mode(phys_enc);
    276	if (phys_enc->hw_pp->merge_3d)
    277		intf_cfg.merge_3d = phys_enc->hw_pp->merge_3d->idx;
    278
    279	spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
    280	phys_enc->hw_intf->ops.setup_timing_gen(phys_enc->hw_intf,
    281			&timing_params, fmt);
    282	phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl, &intf_cfg);
    283
    284	/* setup which pp blk will connect to this intf */
    285	if (phys_enc->hw_intf->ops.bind_pingpong_blk)
    286		phys_enc->hw_intf->ops.bind_pingpong_blk(
    287				phys_enc->hw_intf,
    288				true,
    289				phys_enc->hw_pp->idx);
    290
    291	if (phys_enc->hw_pp->merge_3d)
    292		phys_enc->hw_pp->merge_3d->ops.setup_3d_mode(phys_enc->hw_pp->merge_3d, intf_cfg.mode_3d);
    293
    294	spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
    295
    296	programmable_fetch_config(phys_enc, &timing_params);
    297}
    298
    299static void dpu_encoder_phys_vid_vblank_irq(void *arg, int irq_idx)
    300{
    301	struct dpu_encoder_phys *phys_enc = arg;
    302	struct dpu_hw_ctl *hw_ctl;
    303	unsigned long lock_flags;
    304	u32 flush_register = 0;
    305
    306	hw_ctl = phys_enc->hw_ctl;
    307
    308	DPU_ATRACE_BEGIN("vblank_irq");
    309
    310	if (phys_enc->parent_ops->handle_vblank_virt)
    311		phys_enc->parent_ops->handle_vblank_virt(phys_enc->parent,
    312				phys_enc);
    313
    314	atomic_read(&phys_enc->pending_kickoff_cnt);
    315
    316	/*
    317	 * only decrement the pending flush count if we've actually flushed
    318	 * hardware. due to sw irq latency, vblank may have already happened
    319	 * so we need to double-check with hw that it accepted the flush bits
    320	 */
    321	spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
    322	if (hw_ctl->ops.get_flush_register)
    323		flush_register = hw_ctl->ops.get_flush_register(hw_ctl);
    324
    325	if (!(flush_register & hw_ctl->ops.get_pending_flush(hw_ctl)))
    326		atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0);
    327	spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
    328
    329	/* Signal any waiting atomic commit thread */
    330	wake_up_all(&phys_enc->pending_kickoff_wq);
    331
    332	phys_enc->parent_ops->handle_frame_done(phys_enc->parent, phys_enc,
    333			DPU_ENCODER_FRAME_EVENT_DONE);
    334
    335	DPU_ATRACE_END("vblank_irq");
    336}
    337
    338static void dpu_encoder_phys_vid_underrun_irq(void *arg, int irq_idx)
    339{
    340	struct dpu_encoder_phys *phys_enc = arg;
    341
    342	if (phys_enc->parent_ops->handle_underrun_virt)
    343		phys_enc->parent_ops->handle_underrun_virt(phys_enc->parent,
    344			phys_enc);
    345}
    346
    347static bool dpu_encoder_phys_vid_needs_single_flush(
    348		struct dpu_encoder_phys *phys_enc)
    349{
    350	return phys_enc->split_role != ENC_ROLE_SOLO;
    351}
    352
    353static void dpu_encoder_phys_vid_atomic_mode_set(
    354		struct dpu_encoder_phys *phys_enc,
    355		struct drm_crtc_state *crtc_state,
    356		struct drm_connector_state *conn_state)
    357{
    358	phys_enc->irq[INTR_IDX_VSYNC] = phys_enc->hw_intf->cap->intr_vsync;
    359
    360	phys_enc->irq[INTR_IDX_UNDERRUN] = phys_enc->hw_intf->cap->intr_underrun;
    361}
    362
    363static int dpu_encoder_phys_vid_control_vblank_irq(
    364		struct dpu_encoder_phys *phys_enc,
    365		bool enable)
    366{
    367	int ret = 0;
    368	int refcount;
    369
    370	refcount = atomic_read(&phys_enc->vblank_refcount);
    371
    372	/* Slave encoders don't report vblank */
    373	if (!dpu_encoder_phys_vid_is_master(phys_enc))
    374		goto end;
    375
    376	/* protect against negative */
    377	if (!enable && refcount == 0) {
    378		ret = -EINVAL;
    379		goto end;
    380	}
    381
    382	DRM_DEBUG_VBL("id:%u enable=%d/%d\n", DRMID(phys_enc->parent), enable,
    383		      atomic_read(&phys_enc->vblank_refcount));
    384
    385	if (enable && atomic_inc_return(&phys_enc->vblank_refcount) == 1)
    386		ret = dpu_core_irq_register_callback(phys_enc->dpu_kms,
    387				phys_enc->irq[INTR_IDX_VSYNC],
    388				dpu_encoder_phys_vid_vblank_irq,
    389				phys_enc);
    390	else if (!enable && atomic_dec_return(&phys_enc->vblank_refcount) == 0)
    391		ret = dpu_core_irq_unregister_callback(phys_enc->dpu_kms,
    392				phys_enc->irq[INTR_IDX_VSYNC]);
    393
    394end:
    395	if (ret) {
    396		DRM_ERROR("failed: id:%u intf:%d ret:%d enable:%d refcnt:%d\n",
    397			  DRMID(phys_enc->parent),
    398			  phys_enc->hw_intf->idx - INTF_0, ret, enable,
    399			  refcount);
    400	}
    401	return ret;
    402}
    403
    404static void dpu_encoder_phys_vid_enable(struct dpu_encoder_phys *phys_enc)
    405{
    406	struct dpu_hw_ctl *ctl;
    407
    408	ctl = phys_enc->hw_ctl;
    409
    410	DPU_DEBUG_VIDENC(phys_enc, "\n");
    411
    412	if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
    413		return;
    414
    415	dpu_encoder_helper_split_config(phys_enc, phys_enc->hw_intf->idx);
    416
    417	dpu_encoder_phys_vid_setup_timing_engine(phys_enc);
    418
    419	/*
    420	 * For single flush cases (dual-ctl or pp-split), skip setting the
    421	 * flush bit for the slave intf, since both intfs use same ctl
    422	 * and HW will only flush the master.
    423	 */
    424	if (dpu_encoder_phys_vid_needs_single_flush(phys_enc) &&
    425		!dpu_encoder_phys_vid_is_master(phys_enc))
    426		goto skip_flush;
    427
    428	ctl->ops.update_pending_flush_intf(ctl, phys_enc->hw_intf->idx);
    429	if (ctl->ops.update_pending_flush_merge_3d && phys_enc->hw_pp->merge_3d)
    430		ctl->ops.update_pending_flush_merge_3d(ctl, phys_enc->hw_pp->merge_3d->idx);
    431
    432skip_flush:
    433	DPU_DEBUG_VIDENC(phys_enc,
    434		"update pending flush ctl %d intf %d\n",
    435		ctl->idx - CTL_0, phys_enc->hw_intf->idx);
    436
    437	atomic_set(&phys_enc->underrun_cnt, 0);
    438
    439	/* ctl_flush & timing engine enable will be triggered by framework */
    440	if (phys_enc->enable_state == DPU_ENC_DISABLED)
    441		phys_enc->enable_state = DPU_ENC_ENABLING;
    442}
    443
    444static void dpu_encoder_phys_vid_destroy(struct dpu_encoder_phys *phys_enc)
    445{
    446	DPU_DEBUG_VIDENC(phys_enc, "\n");
    447	kfree(phys_enc);
    448}
    449
    450static int dpu_encoder_phys_vid_wait_for_vblank(
    451		struct dpu_encoder_phys *phys_enc)
    452{
    453	struct dpu_encoder_wait_info wait_info;
    454	int ret;
    455
    456	wait_info.wq = &phys_enc->pending_kickoff_wq;
    457	wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
    458	wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
    459
    460	if (!dpu_encoder_phys_vid_is_master(phys_enc)) {
    461		return 0;
    462	}
    463
    464	/* Wait for kickoff to complete */
    465	ret = dpu_encoder_helper_wait_for_irq(phys_enc,
    466			phys_enc->irq[INTR_IDX_VSYNC],
    467			dpu_encoder_phys_vid_vblank_irq,
    468			&wait_info);
    469
    470	if (ret == -ETIMEDOUT) {
    471		dpu_encoder_helper_report_irq_timeout(phys_enc, INTR_IDX_VSYNC);
    472	}
    473
    474	return ret;
    475}
    476
    477static int dpu_encoder_phys_vid_wait_for_commit_done(
    478		struct dpu_encoder_phys *phys_enc)
    479{
    480	struct dpu_hw_ctl *hw_ctl = phys_enc->hw_ctl;
    481	int ret;
    482
    483	if (!hw_ctl)
    484		return 0;
    485
    486	ret = wait_event_timeout(phys_enc->pending_kickoff_wq,
    487		(hw_ctl->ops.get_flush_register(hw_ctl) == 0),
    488		msecs_to_jiffies(50));
    489	if (ret <= 0) {
    490		DPU_ERROR("vblank timeout\n");
    491		return -ETIMEDOUT;
    492	}
    493
    494	return 0;
    495}
    496
    497static void dpu_encoder_phys_vid_prepare_for_kickoff(
    498		struct dpu_encoder_phys *phys_enc)
    499{
    500	struct dpu_hw_ctl *ctl;
    501	int rc;
    502	struct drm_encoder *drm_enc;
    503
    504	drm_enc = phys_enc->parent;
    505
    506	ctl = phys_enc->hw_ctl;
    507	if (!ctl->ops.wait_reset_status)
    508		return;
    509
    510	/*
    511	 * hw supports hardware initiated ctl reset, so before we kickoff a new
    512	 * frame, need to check and wait for hw initiated ctl reset completion
    513	 */
    514	rc = ctl->ops.wait_reset_status(ctl);
    515	if (rc) {
    516		DPU_ERROR_VIDENC(phys_enc, "ctl %d reset failure: %d\n",
    517				ctl->idx, rc);
    518		msm_disp_snapshot_state(drm_enc->dev);
    519		dpu_core_irq_unregister_callback(phys_enc->dpu_kms,
    520				phys_enc->irq[INTR_IDX_VSYNC]);
    521	}
    522}
    523
    524static void dpu_encoder_phys_vid_disable(struct dpu_encoder_phys *phys_enc)
    525{
    526	unsigned long lock_flags;
    527	int ret;
    528
    529	if (!phys_enc->parent || !phys_enc->parent->dev) {
    530		DPU_ERROR("invalid encoder/device\n");
    531		return;
    532	}
    533
    534	if (!phys_enc->hw_intf) {
    535		DPU_ERROR("invalid hw_intf %d hw_ctl %d\n",
    536				phys_enc->hw_intf != NULL, phys_enc->hw_ctl != NULL);
    537		return;
    538	}
    539
    540	if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
    541		return;
    542
    543	if (phys_enc->enable_state == DPU_ENC_DISABLED) {
    544		DPU_ERROR("already disabled\n");
    545		return;
    546	}
    547
    548	spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
    549	phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf, 0);
    550	if (dpu_encoder_phys_vid_is_master(phys_enc))
    551		dpu_encoder_phys_inc_pending(phys_enc);
    552	spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
    553
    554	/*
    555	 * Wait for a vsync so we know the ENABLE=0 latched before
    556	 * the (connector) source of the vsync's gets disabled,
    557	 * otherwise we end up in a funny state if we re-enable
    558	 * before the disable latches, which results that some of
    559	 * the settings changes for the new modeset (like new
    560	 * scanout buffer) don't latch properly..
    561	 */
    562	if (dpu_encoder_phys_vid_is_master(phys_enc)) {
    563		ret = dpu_encoder_phys_vid_wait_for_vblank(phys_enc);
    564		if (ret) {
    565			atomic_set(&phys_enc->pending_kickoff_cnt, 0);
    566			DRM_ERROR("wait disable failed: id:%u intf:%d ret:%d\n",
    567				  DRMID(phys_enc->parent),
    568				  phys_enc->hw_intf->idx - INTF_0, ret);
    569		}
    570	}
    571
    572	phys_enc->enable_state = DPU_ENC_DISABLED;
    573}
    574
    575static void dpu_encoder_phys_vid_handle_post_kickoff(
    576		struct dpu_encoder_phys *phys_enc)
    577{
    578	unsigned long lock_flags;
    579
    580	/*
    581	 * Video mode must flush CTL before enabling timing engine
    582	 * Video encoders need to turn on their interfaces now
    583	 */
    584	if (phys_enc->enable_state == DPU_ENC_ENABLING) {
    585		trace_dpu_enc_phys_vid_post_kickoff(DRMID(phys_enc->parent),
    586				    phys_enc->hw_intf->idx - INTF_0);
    587		spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
    588		phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf, 1);
    589		spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
    590		phys_enc->enable_state = DPU_ENC_ENABLED;
    591	}
    592}
    593
    594static void dpu_encoder_phys_vid_irq_control(struct dpu_encoder_phys *phys_enc,
    595		bool enable)
    596{
    597	int ret;
    598
    599	trace_dpu_enc_phys_vid_irq_ctrl(DRMID(phys_enc->parent),
    600			    phys_enc->hw_intf->idx - INTF_0,
    601			    enable,
    602			    atomic_read(&phys_enc->vblank_refcount));
    603
    604	if (enable) {
    605		ret = dpu_encoder_phys_vid_control_vblank_irq(phys_enc, true);
    606		if (WARN_ON(ret))
    607			return;
    608
    609		dpu_core_irq_register_callback(phys_enc->dpu_kms,
    610				phys_enc->irq[INTR_IDX_UNDERRUN],
    611				dpu_encoder_phys_vid_underrun_irq,
    612				phys_enc);
    613	} else {
    614		dpu_encoder_phys_vid_control_vblank_irq(phys_enc, false);
    615		dpu_core_irq_unregister_callback(phys_enc->dpu_kms,
    616				phys_enc->irq[INTR_IDX_UNDERRUN]);
    617	}
    618}
    619
    620static int dpu_encoder_phys_vid_get_line_count(
    621		struct dpu_encoder_phys *phys_enc)
    622{
    623	if (!dpu_encoder_phys_vid_is_master(phys_enc))
    624		return -EINVAL;
    625
    626	if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_line_count)
    627		return -EINVAL;
    628
    629	return phys_enc->hw_intf->ops.get_line_count(phys_enc->hw_intf);
    630}
    631
    632static int dpu_encoder_phys_vid_get_frame_count(
    633		struct dpu_encoder_phys *phys_enc)
    634{
    635	struct intf_status s = {0};
    636	u32 fetch_start = 0;
    637	struct drm_display_mode mode = phys_enc->cached_mode;
    638
    639	if (!dpu_encoder_phys_vid_is_master(phys_enc))
    640		return -EINVAL;
    641
    642	if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_status)
    643		return -EINVAL;
    644
    645	phys_enc->hw_intf->ops.get_status(phys_enc->hw_intf, &s);
    646
    647	if (s.is_prog_fetch_en && s.is_en) {
    648		fetch_start = mode.vtotal - (mode.vsync_start - mode.vdisplay);
    649		if ((s.line_count > fetch_start) &&
    650			(s.line_count <= mode.vtotal))
    651			return s.frame_count + 1;
    652	}
    653
    654	return s.frame_count;
    655}
    656
    657static void dpu_encoder_phys_vid_init_ops(struct dpu_encoder_phys_ops *ops)
    658{
    659	ops->is_master = dpu_encoder_phys_vid_is_master;
    660	ops->atomic_mode_set = dpu_encoder_phys_vid_atomic_mode_set;
    661	ops->enable = dpu_encoder_phys_vid_enable;
    662	ops->disable = dpu_encoder_phys_vid_disable;
    663	ops->destroy = dpu_encoder_phys_vid_destroy;
    664	ops->control_vblank_irq = dpu_encoder_phys_vid_control_vblank_irq;
    665	ops->wait_for_commit_done = dpu_encoder_phys_vid_wait_for_commit_done;
    666	ops->wait_for_vblank = dpu_encoder_phys_vid_wait_for_vblank;
    667	ops->wait_for_tx_complete = dpu_encoder_phys_vid_wait_for_vblank;
    668	ops->irq_control = dpu_encoder_phys_vid_irq_control;
    669	ops->prepare_for_kickoff = dpu_encoder_phys_vid_prepare_for_kickoff;
    670	ops->handle_post_kickoff = dpu_encoder_phys_vid_handle_post_kickoff;
    671	ops->needs_single_flush = dpu_encoder_phys_vid_needs_single_flush;
    672	ops->get_line_count = dpu_encoder_phys_vid_get_line_count;
    673	ops->get_frame_count = dpu_encoder_phys_vid_get_frame_count;
    674}
    675
    676struct dpu_encoder_phys *dpu_encoder_phys_vid_init(
    677		struct dpu_enc_phys_init_params *p)
    678{
    679	struct dpu_encoder_phys *phys_enc = NULL;
    680	int i;
    681
    682	if (!p) {
    683		DPU_ERROR("failed to create encoder due to invalid parameter\n");
    684		return ERR_PTR(-EINVAL);
    685	}
    686
    687	phys_enc = kzalloc(sizeof(*phys_enc), GFP_KERNEL);
    688	if (!phys_enc) {
    689		DPU_ERROR("failed to create encoder due to memory allocation error\n");
    690		return ERR_PTR(-ENOMEM);
    691	}
    692
    693	phys_enc->hw_mdptop = p->dpu_kms->hw_mdp;
    694	phys_enc->intf_idx = p->intf_idx;
    695
    696	DPU_DEBUG_VIDENC(phys_enc, "\n");
    697
    698	dpu_encoder_phys_vid_init_ops(&phys_enc->ops);
    699	phys_enc->parent = p->parent;
    700	phys_enc->parent_ops = p->parent_ops;
    701	phys_enc->dpu_kms = p->dpu_kms;
    702	phys_enc->split_role = p->split_role;
    703	phys_enc->intf_mode = INTF_MODE_VIDEO;
    704	phys_enc->enc_spinlock = p->enc_spinlock;
    705	for (i = 0; i < ARRAY_SIZE(phys_enc->irq); i++)
    706		phys_enc->irq[i] = -EINVAL;
    707
    708	atomic_set(&phys_enc->vblank_refcount, 0);
    709	atomic_set(&phys_enc->pending_kickoff_cnt, 0);
    710	init_waitqueue_head(&phys_enc->pending_kickoff_wq);
    711	phys_enc->enable_state = DPU_ENC_DISABLED;
    712
    713	DPU_DEBUG_VIDENC(phys_enc, "created intf idx:%d\n", p->intf_idx);
    714
    715	return phys_enc;
    716}