cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

ena_netdev.h (10687B)


      1/* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
      2/*
      3 * Copyright 2015-2020 Amazon.com, Inc. or its affiliates. All rights reserved.
      4 */
      5
      6#ifndef ENA_H
      7#define ENA_H
      8
      9#include <linux/bitops.h>
     10#include <linux/dim.h>
     11#include <linux/etherdevice.h>
     12#include <linux/if_vlan.h>
     13#include <linux/inetdevice.h>
     14#include <linux/interrupt.h>
     15#include <linux/netdevice.h>
     16#include <linux/skbuff.h>
     17#include <uapi/linux/bpf.h>
     18
     19#include "ena_com.h"
     20#include "ena_eth_com.h"
     21
     22#define DRV_MODULE_GEN_MAJOR	2
     23#define DRV_MODULE_GEN_MINOR	1
     24#define DRV_MODULE_GEN_SUBMINOR 0
     25
     26#define DRV_MODULE_NAME		"ena"
     27
     28#define DEVICE_NAME	"Elastic Network Adapter (ENA)"
     29
     30/* 1 for AENQ + ADMIN */
     31#define ENA_ADMIN_MSIX_VEC		1
     32#define ENA_MAX_MSIX_VEC(io_queues)	(ENA_ADMIN_MSIX_VEC + (io_queues))
     33
     34/* The ENA buffer length fields is 16 bit long. So when PAGE_SIZE == 64kB the
     35 * driver passes 0.
     36 * Since the max packet size the ENA handles is ~9kB limit the buffer length to
     37 * 16kB.
     38 */
     39#if PAGE_SIZE > SZ_16K
     40#define ENA_PAGE_SIZE (_AC(SZ_16K, UL))
     41#else
     42#define ENA_PAGE_SIZE PAGE_SIZE
     43#endif
     44
     45#define ENA_MIN_MSIX_VEC		2
     46
     47#define ENA_REG_BAR			0
     48#define ENA_MEM_BAR			2
     49#define ENA_BAR_MASK (BIT(ENA_REG_BAR) | BIT(ENA_MEM_BAR))
     50
     51#define ENA_DEFAULT_RING_SIZE	(1024)
     52#define ENA_MIN_RING_SIZE	(256)
     53
     54#define ENA_MIN_NUM_IO_QUEUES	(1)
     55
     56#define ENA_TX_WAKEUP_THRESH		(MAX_SKB_FRAGS + 2)
     57#define ENA_DEFAULT_RX_COPYBREAK	(256 - NET_IP_ALIGN)
     58
     59#define ENA_MIN_MTU		128
     60
     61#define ENA_NAME_MAX_LEN	20
     62#define ENA_IRQNAME_SIZE	40
     63
     64#define ENA_PKT_MAX_BUFS	19
     65
     66#define ENA_RX_RSS_TABLE_LOG_SIZE  7
     67#define ENA_RX_RSS_TABLE_SIZE	(1 << ENA_RX_RSS_TABLE_LOG_SIZE)
     68
     69/* The number of tx packet completions that will be handled each NAPI poll
     70 * cycle is ring_size / ENA_TX_POLL_BUDGET_DIVIDER.
     71 */
     72#define ENA_TX_POLL_BUDGET_DIVIDER	4
     73
     74/* Refill Rx queue when number of required descriptors is above
     75 * QUEUE_SIZE / ENA_RX_REFILL_THRESH_DIVIDER or ENA_RX_REFILL_THRESH_PACKET
     76 */
     77#define ENA_RX_REFILL_THRESH_DIVIDER	8
     78#define ENA_RX_REFILL_THRESH_PACKET	256
     79
     80/* Number of queues to check for missing queues per timer service */
     81#define ENA_MONITORED_TX_QUEUES	4
     82/* Max timeout packets before device reset */
     83#define MAX_NUM_OF_TIMEOUTED_PACKETS 128
     84
     85#define ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
     86
     87#define ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
     88#define ENA_RX_RING_IDX_ADD(idx, n, ring_size) \
     89	(((idx) + (n)) & ((ring_size) - 1))
     90
     91#define ENA_IO_TXQ_IDX(q)	(2 * (q))
     92#define ENA_IO_RXQ_IDX(q)	(2 * (q) + 1)
     93#define ENA_IO_TXQ_IDX_TO_COMBINED_IDX(q)	((q) / 2)
     94#define ENA_IO_RXQ_IDX_TO_COMBINED_IDX(q)	(((q) - 1) / 2)
     95
     96#define ENA_MGMNT_IRQ_IDX		0
     97#define ENA_IO_IRQ_FIRST_IDX		1
     98#define ENA_IO_IRQ_IDX(q)		(ENA_IO_IRQ_FIRST_IDX + (q))
     99
    100#define ENA_ADMIN_POLL_DELAY_US 100
    101
    102/* ENA device should send keep alive msg every 1 sec.
    103 * We wait for 6 sec just to be on the safe side.
    104 */
    105#define ENA_DEVICE_KALIVE_TIMEOUT	(6 * HZ)
    106#define ENA_MAX_NO_INTERRUPT_ITERATIONS 3
    107
    108#define ENA_MMIO_DISABLE_REG_READ	BIT(0)
    109
    110/* The max MTU size is configured to be the ethernet frame size without
    111 * the overhead of the ethernet header, which can have a VLAN header, and
    112 * a frame check sequence (FCS).
    113 * The buffer size we share with the device is defined to be ENA_PAGE_SIZE
    114 */
    115
    116#define ENA_XDP_MAX_MTU (ENA_PAGE_SIZE - ETH_HLEN - ETH_FCS_LEN -	\
    117			 VLAN_HLEN - XDP_PACKET_HEADROOM -		\
    118			 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
    119
    120#define ENA_IS_XDP_INDEX(adapter, index) (((index) >= (adapter)->xdp_first_ring) && \
    121	((index) < (adapter)->xdp_first_ring + (adapter)->xdp_num_queues))
    122
    123struct ena_irq {
    124	irq_handler_t handler;
    125	void *data;
    126	int cpu;
    127	u32 vector;
    128	cpumask_t affinity_hint_mask;
    129	char name[ENA_IRQNAME_SIZE];
    130};
    131
    132struct ena_napi {
    133	u8 first_interrupt ____cacheline_aligned;
    134	u8 interrupts_masked;
    135	struct napi_struct napi;
    136	struct ena_ring *tx_ring;
    137	struct ena_ring *rx_ring;
    138	struct ena_ring *xdp_ring;
    139	u32 qid;
    140	struct dim dim;
    141};
    142
    143struct ena_tx_buffer {
    144	struct sk_buff *skb;
    145	/* num of ena desc for this specific skb
    146	 * (includes data desc and metadata desc)
    147	 */
    148	u32 tx_descs;
    149	/* num of buffers used by this skb */
    150	u32 num_of_bufs;
    151
    152	/* XDP buffer structure which is used for sending packets in
    153	 * the xdp queues
    154	 */
    155	struct xdp_frame *xdpf;
    156
    157	/* Indicate if bufs[0] map the linear data of the skb. */
    158	u8 map_linear_data;
    159
    160	/* Used for detect missing tx packets to limit the number of prints */
    161	u32 print_once;
    162	/* Save the last jiffies to detect missing tx packets
    163	 *
    164	 * sets to non zero value on ena_start_xmit and set to zero on
    165	 * napi and timer_Service_routine.
    166	 *
    167	 * while this value is not protected by lock,
    168	 * a given packet is not expected to be handled by ena_start_xmit
    169	 * and by napi/timer_service at the same time.
    170	 */
    171	unsigned long last_jiffies;
    172	struct ena_com_buf bufs[ENA_PKT_MAX_BUFS];
    173} ____cacheline_aligned;
    174
    175struct ena_rx_buffer {
    176	struct sk_buff *skb;
    177	struct page *page;
    178	u32 page_offset;
    179	struct ena_com_buf ena_buf;
    180} ____cacheline_aligned;
    181
    182struct ena_stats_tx {
    183	u64 cnt;
    184	u64 bytes;
    185	u64 queue_stop;
    186	u64 prepare_ctx_err;
    187	u64 queue_wakeup;
    188	u64 dma_mapping_err;
    189	u64 linearize;
    190	u64 linearize_failed;
    191	u64 napi_comp;
    192	u64 tx_poll;
    193	u64 doorbells;
    194	u64 bad_req_id;
    195	u64 llq_buffer_copy;
    196	u64 missed_tx;
    197	u64 unmask_interrupt;
    198	u64 last_napi_jiffies;
    199};
    200
    201struct ena_stats_rx {
    202	u64 cnt;
    203	u64 bytes;
    204	u64 rx_copybreak_pkt;
    205	u64 csum_good;
    206	u64 refil_partial;
    207	u64 csum_bad;
    208	u64 page_alloc_fail;
    209	u64 skb_alloc_fail;
    210	u64 dma_mapping_err;
    211	u64 bad_desc_num;
    212	u64 bad_req_id;
    213	u64 empty_rx_ring;
    214	u64 csum_unchecked;
    215	u64 xdp_aborted;
    216	u64 xdp_drop;
    217	u64 xdp_pass;
    218	u64 xdp_tx;
    219	u64 xdp_invalid;
    220	u64 xdp_redirect;
    221};
    222
    223struct ena_ring {
    224	/* Holds the empty requests for TX/RX
    225	 * out of order completions
    226	 */
    227	u16 *free_ids;
    228
    229	union {
    230		struct ena_tx_buffer *tx_buffer_info;
    231		struct ena_rx_buffer *rx_buffer_info;
    232	};
    233
    234	/* cache ptr to avoid using the adapter */
    235	struct device *dev;
    236	struct pci_dev *pdev;
    237	struct napi_struct *napi;
    238	struct net_device *netdev;
    239	struct ena_com_dev *ena_dev;
    240	struct ena_adapter *adapter;
    241	struct ena_com_io_cq *ena_com_io_cq;
    242	struct ena_com_io_sq *ena_com_io_sq;
    243	struct bpf_prog *xdp_bpf_prog;
    244	struct xdp_rxq_info xdp_rxq;
    245	spinlock_t xdp_tx_lock;	/* synchronize XDP TX/Redirect traffic */
    246	/* Used for rx queues only to point to the xdp tx ring, to
    247	 * which traffic should be redirected from this rx ring.
    248	 */
    249	struct ena_ring *xdp_ring;
    250
    251	u16 next_to_use;
    252	u16 next_to_clean;
    253	u16 rx_copybreak;
    254	u16 rx_headroom;
    255	u16 qid;
    256	u16 mtu;
    257	u16 sgl_size;
    258
    259	/* The maximum header length the device can handle */
    260	u8 tx_max_header_size;
    261
    262	bool disable_meta_caching;
    263	u16 no_interrupt_event_cnt;
    264
    265	/* cpu for TPH */
    266	int cpu;
    267	 /* number of tx/rx_buffer_info's entries */
    268	int ring_size;
    269
    270	enum ena_admin_placement_policy_type tx_mem_queue_type;
    271
    272	struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS];
    273	u32  smoothed_interval;
    274	u32  per_napi_packets;
    275	u16 non_empty_napi_events;
    276	struct u64_stats_sync syncp;
    277	union {
    278		struct ena_stats_tx tx_stats;
    279		struct ena_stats_rx rx_stats;
    280	};
    281
    282	u8 *push_buf_intermediate_buf;
    283	int empty_rx_queue;
    284} ____cacheline_aligned;
    285
    286struct ena_stats_dev {
    287	u64 tx_timeout;
    288	u64 suspend;
    289	u64 resume;
    290	u64 wd_expired;
    291	u64 interface_up;
    292	u64 interface_down;
    293	u64 admin_q_pause;
    294	u64 rx_drops;
    295	u64 tx_drops;
    296};
    297
    298enum ena_flags_t {
    299	ENA_FLAG_DEVICE_RUNNING,
    300	ENA_FLAG_DEV_UP,
    301	ENA_FLAG_LINK_UP,
    302	ENA_FLAG_MSIX_ENABLED,
    303	ENA_FLAG_TRIGGER_RESET,
    304	ENA_FLAG_ONGOING_RESET
    305};
    306
    307/* adapter specific private data structure */
    308struct ena_adapter {
    309	struct ena_com_dev *ena_dev;
    310	/* OS defined structs */
    311	struct net_device *netdev;
    312	struct pci_dev *pdev;
    313
    314	/* rx packets that shorter that this len will be copied to the skb
    315	 * header
    316	 */
    317	u32 rx_copybreak;
    318	u32 max_mtu;
    319
    320	u32 num_io_queues;
    321	u32 max_num_io_queues;
    322
    323	int msix_vecs;
    324
    325	u32 missing_tx_completion_threshold;
    326
    327	u32 requested_tx_ring_size;
    328	u32 requested_rx_ring_size;
    329
    330	u32 max_tx_ring_size;
    331	u32 max_rx_ring_size;
    332
    333	u32 msg_enable;
    334
    335	u16 max_tx_sgl_size;
    336	u16 max_rx_sgl_size;
    337
    338	u8 mac_addr[ETH_ALEN];
    339
    340	unsigned long keep_alive_timeout;
    341	unsigned long missing_tx_completion_to;
    342
    343	char name[ENA_NAME_MAX_LEN];
    344
    345	unsigned long flags;
    346	/* TX */
    347	struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES]
    348		____cacheline_aligned_in_smp;
    349
    350	/* RX */
    351	struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES]
    352		____cacheline_aligned_in_smp;
    353
    354	struct ena_napi ena_napi[ENA_MAX_NUM_IO_QUEUES];
    355
    356	struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)];
    357
    358	/* timer service */
    359	struct work_struct reset_task;
    360	struct timer_list timer_service;
    361
    362	bool wd_state;
    363	bool dev_up_before_reset;
    364	bool disable_meta_caching;
    365	unsigned long last_keep_alive_jiffies;
    366
    367	struct u64_stats_sync syncp;
    368	struct ena_stats_dev dev_stats;
    369	struct ena_admin_eni_stats eni_stats;
    370
    371	/* last queue index that was checked for uncompleted tx packets */
    372	u32 last_monitored_tx_qid;
    373
    374	enum ena_regs_reset_reason_types reset_reason;
    375
    376	struct bpf_prog *xdp_bpf_prog;
    377	u32 xdp_first_ring;
    378	u32 xdp_num_queues;
    379};
    380
    381void ena_set_ethtool_ops(struct net_device *netdev);
    382
    383void ena_dump_stats_to_dmesg(struct ena_adapter *adapter);
    384
    385void ena_dump_stats_to_buf(struct ena_adapter *adapter, u8 *buf);
    386
    387int ena_update_hw_stats(struct ena_adapter *adapter);
    388
    389int ena_update_queue_sizes(struct ena_adapter *adapter,
    390			   u32 new_tx_size,
    391			   u32 new_rx_size);
    392
    393int ena_update_queue_count(struct ena_adapter *adapter, u32 new_channel_count);
    394
    395int ena_get_sset_count(struct net_device *netdev, int sset);
    396
    397static inline void ena_reset_device(struct ena_adapter *adapter,
    398				    enum ena_regs_reset_reason_types reset_reason)
    399{
    400	adapter->reset_reason = reset_reason;
    401	/* Make sure reset reason is set before triggering the reset */
    402	smp_mb__before_atomic();
    403	set_bit(ENA_FLAG_TRIGGER_RESET, &adapter->flags);
    404}
    405
    406enum ena_xdp_errors_t {
    407	ENA_XDP_ALLOWED = 0,
    408	ENA_XDP_CURRENT_MTU_TOO_LARGE,
    409	ENA_XDP_NO_ENOUGH_QUEUES,
    410};
    411
    412static inline bool ena_xdp_present(struct ena_adapter *adapter)
    413{
    414	return !!adapter->xdp_bpf_prog;
    415}
    416
    417static inline bool ena_xdp_present_ring(struct ena_ring *ring)
    418{
    419	return !!ring->xdp_bpf_prog;
    420}
    421
    422static inline bool ena_xdp_legal_queue_count(struct ena_adapter *adapter,
    423					     u32 queues)
    424{
    425	return 2 * queues <= adapter->max_num_io_queues;
    426}
    427
    428static inline enum ena_xdp_errors_t ena_xdp_allowed(struct ena_adapter *adapter)
    429{
    430	enum ena_xdp_errors_t rc = ENA_XDP_ALLOWED;
    431
    432	if (adapter->netdev->mtu > ENA_XDP_MAX_MTU)
    433		rc = ENA_XDP_CURRENT_MTU_TOO_LARGE;
    434	else if (!ena_xdp_legal_queue_count(adapter, adapter->num_io_queues))
    435		rc = ENA_XDP_NO_ENOUGH_QUEUES;
    436
    437	return rc;
    438}
    439
    440#endif /* !(ENA_H) */