cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

at86rf230.h (7081B)


      1/* SPDX-License-Identifier: GPL-2.0-only */
      2/*
      3 * AT86RF230/RF231 driver
      4 *
      5 * Copyright (C) 2009-2012 Siemens AG
      6 *
      7 * Written by:
      8 * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
      9 * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
     10 */
     11
     12#ifndef _AT86RF230_H
     13#define _AT86RF230_H
     14
     15#define RG_TRX_STATUS	(0x01)
     16#define SR_TRX_STATUS		0x01, 0x1f, 0
     17#define SR_RESERVED_01_3	0x01, 0x20, 5
     18#define SR_CCA_STATUS		0x01, 0x40, 6
     19#define SR_CCA_DONE		0x01, 0x80, 7
     20#define RG_TRX_STATE	(0x02)
     21#define SR_TRX_CMD		0x02, 0x1f, 0
     22#define SR_TRAC_STATUS		0x02, 0xe0, 5
     23#define RG_TRX_CTRL_0	(0x03)
     24#define SR_CLKM_CTRL		0x03, 0x07, 0
     25#define SR_CLKM_SHA_SEL		0x03, 0x08, 3
     26#define SR_PAD_IO_CLKM		0x03, 0x30, 4
     27#define SR_PAD_IO		0x03, 0xc0, 6
     28#define RG_TRX_CTRL_1	(0x04)
     29#define SR_IRQ_POLARITY		0x04, 0x01, 0
     30#define SR_IRQ_MASK_MODE	0x04, 0x02, 1
     31#define SR_SPI_CMD_MODE		0x04, 0x0c, 2
     32#define SR_RX_BL_CTRL		0x04, 0x10, 4
     33#define SR_TX_AUTO_CRC_ON	0x04, 0x20, 5
     34#define SR_IRQ_2_EXT_EN		0x04, 0x40, 6
     35#define SR_PA_EXT_EN		0x04, 0x80, 7
     36#define RG_PHY_TX_PWR	(0x05)
     37#define SR_TX_PWR_23X		0x05, 0x0f, 0
     38#define SR_PA_LT_230		0x05, 0x30, 4
     39#define SR_PA_BUF_LT_230	0x05, 0xc0, 6
     40#define SR_TX_PWR_212		0x05, 0x1f, 0
     41#define SR_GC_PA_212		0x05, 0x60, 5
     42#define SR_PA_BOOST_LT_212	0x05, 0x80, 7
     43#define RG_PHY_RSSI	(0x06)
     44#define SR_RSSI			0x06, 0x1f, 0
     45#define SR_RND_VALUE		0x06, 0x60, 5
     46#define SR_RX_CRC_VALID		0x06, 0x80, 7
     47#define RG_PHY_ED_LEVEL	(0x07)
     48#define SR_ED_LEVEL		0x07, 0xff, 0
     49#define RG_PHY_CC_CCA	(0x08)
     50#define SR_CHANNEL		0x08, 0x1f, 0
     51#define SR_CCA_MODE		0x08, 0x60, 5
     52#define SR_CCA_REQUEST		0x08, 0x80, 7
     53#define RG_CCA_THRES	(0x09)
     54#define SR_CCA_ED_THRES		0x09, 0x0f, 0
     55#define SR_RESERVED_09_1	0x09, 0xf0, 4
     56#define RG_RX_CTRL	(0x0a)
     57#define SR_PDT_THRES		0x0a, 0x0f, 0
     58#define SR_RESERVED_0a_1	0x0a, 0xf0, 4
     59#define RG_SFD_VALUE	(0x0b)
     60#define SR_SFD_VALUE		0x0b, 0xff, 0
     61#define RG_TRX_CTRL_2	(0x0c)
     62#define SR_OQPSK_DATA_RATE	0x0c, 0x03, 0
     63#define SR_SUB_MODE		0x0c, 0x04, 2
     64#define SR_BPSK_QPSK		0x0c, 0x08, 3
     65#define SR_OQPSK_SUB1_RC_EN	0x0c, 0x10, 4
     66#define SR_RESERVED_0c_5	0x0c, 0x60, 5
     67#define SR_RX_SAFE_MODE		0x0c, 0x80, 7
     68#define RG_ANT_DIV	(0x0d)
     69#define SR_ANT_CTRL		0x0d, 0x03, 0
     70#define SR_ANT_EXT_SW_EN	0x0d, 0x04, 2
     71#define SR_ANT_DIV_EN		0x0d, 0x08, 3
     72#define SR_RESERVED_0d_2	0x0d, 0x70, 4
     73#define SR_ANT_SEL		0x0d, 0x80, 7
     74#define RG_IRQ_MASK	(0x0e)
     75#define SR_IRQ_MASK		0x0e, 0xff, 0
     76#define RG_IRQ_STATUS	(0x0f)
     77#define SR_IRQ_0_PLL_LOCK	0x0f, 0x01, 0
     78#define SR_IRQ_1_PLL_UNLOCK	0x0f, 0x02, 1
     79#define SR_IRQ_2_RX_START	0x0f, 0x04, 2
     80#define SR_IRQ_3_TRX_END	0x0f, 0x08, 3
     81#define SR_IRQ_4_CCA_ED_DONE	0x0f, 0x10, 4
     82#define SR_IRQ_5_AMI		0x0f, 0x20, 5
     83#define SR_IRQ_6_TRX_UR		0x0f, 0x40, 6
     84#define SR_IRQ_7_BAT_LOW	0x0f, 0x80, 7
     85#define RG_VREG_CTRL	(0x10)
     86#define SR_RESERVED_10_6	0x10, 0x03, 0
     87#define SR_DVDD_OK		0x10, 0x04, 2
     88#define SR_DVREG_EXT		0x10, 0x08, 3
     89#define SR_RESERVED_10_3	0x10, 0x30, 4
     90#define SR_AVDD_OK		0x10, 0x40, 6
     91#define SR_AVREG_EXT		0x10, 0x80, 7
     92#define RG_BATMON	(0x11)
     93#define SR_BATMON_VTH		0x11, 0x0f, 0
     94#define SR_BATMON_HR		0x11, 0x10, 4
     95#define SR_BATMON_OK		0x11, 0x20, 5
     96#define SR_RESERVED_11_1	0x11, 0xc0, 6
     97#define RG_XOSC_CTRL	(0x12)
     98#define SR_XTAL_TRIM		0x12, 0x0f, 0
     99#define SR_XTAL_MODE		0x12, 0xf0, 4
    100#define RG_RX_SYN	(0x15)
    101#define SR_RX_PDT_LEVEL		0x15, 0x0f, 0
    102#define SR_RESERVED_15_2	0x15, 0x70, 4
    103#define SR_RX_PDT_DIS		0x15, 0x80, 7
    104#define RG_XAH_CTRL_1	(0x17)
    105#define SR_RESERVED_17_8	0x17, 0x01, 0
    106#define SR_AACK_PROM_MODE	0x17, 0x02, 1
    107#define SR_AACK_ACK_TIME	0x17, 0x04, 2
    108#define SR_RESERVED_17_5	0x17, 0x08, 3
    109#define SR_AACK_UPLD_RES_FT	0x17, 0x10, 4
    110#define SR_AACK_FLTR_RES_FT	0x17, 0x20, 5
    111#define SR_CSMA_LBT_MODE	0x17, 0x40, 6
    112#define SR_RESERVED_17_1	0x17, 0x80, 7
    113#define RG_FTN_CTRL	(0x18)
    114#define SR_RESERVED_18_2	0x18, 0x7f, 0
    115#define SR_FTN_START		0x18, 0x80, 7
    116#define RG_PLL_CF	(0x1a)
    117#define SR_RESERVED_1a_2	0x1a, 0x7f, 0
    118#define SR_PLL_CF_START		0x1a, 0x80, 7
    119#define RG_PLL_DCU	(0x1b)
    120#define SR_RESERVED_1b_3	0x1b, 0x3f, 0
    121#define SR_RESERVED_1b_2	0x1b, 0x40, 6
    122#define SR_PLL_DCU_START	0x1b, 0x80, 7
    123#define RG_PART_NUM	(0x1c)
    124#define SR_PART_NUM		0x1c, 0xff, 0
    125#define RG_VERSION_NUM	(0x1d)
    126#define SR_VERSION_NUM		0x1d, 0xff, 0
    127#define RG_MAN_ID_0	(0x1e)
    128#define SR_MAN_ID_0		0x1e, 0xff, 0
    129#define RG_MAN_ID_1	(0x1f)
    130#define SR_MAN_ID_1		0x1f, 0xff, 0
    131#define RG_SHORT_ADDR_0	(0x20)
    132#define SR_SHORT_ADDR_0		0x20, 0xff, 0
    133#define RG_SHORT_ADDR_1	(0x21)
    134#define SR_SHORT_ADDR_1		0x21, 0xff, 0
    135#define RG_PAN_ID_0	(0x22)
    136#define SR_PAN_ID_0		0x22, 0xff, 0
    137#define RG_PAN_ID_1	(0x23)
    138#define SR_PAN_ID_1		0x23, 0xff, 0
    139#define RG_IEEE_ADDR_0	(0x24)
    140#define SR_IEEE_ADDR_0		0x24, 0xff, 0
    141#define RG_IEEE_ADDR_1	(0x25)
    142#define SR_IEEE_ADDR_1		0x25, 0xff, 0
    143#define RG_IEEE_ADDR_2	(0x26)
    144#define SR_IEEE_ADDR_2		0x26, 0xff, 0
    145#define RG_IEEE_ADDR_3	(0x27)
    146#define SR_IEEE_ADDR_3		0x27, 0xff, 0
    147#define RG_IEEE_ADDR_4	(0x28)
    148#define SR_IEEE_ADDR_4		0x28, 0xff, 0
    149#define RG_IEEE_ADDR_5	(0x29)
    150#define SR_IEEE_ADDR_5		0x29, 0xff, 0
    151#define RG_IEEE_ADDR_6	(0x2a)
    152#define SR_IEEE_ADDR_6		0x2a, 0xff, 0
    153#define RG_IEEE_ADDR_7	(0x2b)
    154#define SR_IEEE_ADDR_7		0x2b, 0xff, 0
    155#define RG_XAH_CTRL_0	(0x2c)
    156#define SR_SLOTTED_OPERATION	0x2c, 0x01, 0
    157#define SR_MAX_CSMA_RETRIES	0x2c, 0x0e, 1
    158#define SR_MAX_FRAME_RETRIES	0x2c, 0xf0, 4
    159#define RG_CSMA_SEED_0	(0x2d)
    160#define SR_CSMA_SEED_0		0x2d, 0xff, 0
    161#define RG_CSMA_SEED_1	(0x2e)
    162#define SR_CSMA_SEED_1		0x2e, 0x07, 0
    163#define SR_AACK_I_AM_COORD	0x2e, 0x08, 3
    164#define SR_AACK_DIS_ACK		0x2e, 0x10, 4
    165#define SR_AACK_SET_PD		0x2e, 0x20, 5
    166#define SR_AACK_FVN_MODE	0x2e, 0xc0, 6
    167#define RG_CSMA_BE	(0x2f)
    168#define SR_MIN_BE		0x2f, 0x0f, 0
    169#define SR_MAX_BE		0x2f, 0xf0, 4
    170
    171#define CMD_REG		0x80
    172#define CMD_REG_MASK	0x3f
    173#define CMD_WRITE	0x40
    174#define CMD_FB		0x20
    175
    176#define IRQ_BAT_LOW	BIT(7)
    177#define IRQ_TRX_UR	BIT(6)
    178#define IRQ_AMI		BIT(5)
    179#define IRQ_CCA_ED	BIT(4)
    180#define IRQ_TRX_END	BIT(3)
    181#define IRQ_RX_START	BIT(2)
    182#define IRQ_PLL_UNL	BIT(1)
    183#define IRQ_PLL_LOCK	BIT(0)
    184
    185#define IRQ_ACTIVE_HIGH	0
    186#define IRQ_ACTIVE_LOW	1
    187
    188#define STATE_P_ON		0x00	/* BUSY */
    189#define STATE_BUSY_RX		0x01
    190#define STATE_BUSY_TX		0x02
    191#define STATE_FORCE_TRX_OFF	0x03
    192#define STATE_FORCE_TX_ON	0x04	/* IDLE */
    193/* 0x05 */				/* INVALID_PARAMETER */
    194#define STATE_RX_ON		0x06
    195/* 0x07 */				/* SUCCESS */
    196#define STATE_TRX_OFF		0x08
    197#define STATE_TX_ON		0x09
    198/* 0x0a - 0x0e */			/* 0x0a - UNSUPPORTED_ATTRIBUTE */
    199#define STATE_SLEEP		0x0F
    200#define STATE_PREP_DEEP_SLEEP	0x10
    201#define STATE_BUSY_RX_AACK	0x11
    202#define STATE_BUSY_TX_ARET	0x12
    203#define STATE_RX_AACK_ON	0x16
    204#define STATE_TX_ARET_ON	0x19
    205#define STATE_RX_ON_NOCLK	0x1C
    206#define STATE_RX_AACK_ON_NOCLK	0x1D
    207#define STATE_BUSY_RX_AACK_NOCLK 0x1E
    208#define STATE_TRANSITION_IN_PROGRESS 0x1F
    209
    210#define TRX_STATE_MASK		(0x1F)
    211#define TRAC_MASK(x)		((x & 0xe0) >> 5)
    212
    213#define TRAC_SUCCESS			0
    214#define TRAC_SUCCESS_DATA_PENDING	1
    215#define TRAC_SUCCESS_WAIT_FOR_ACK	2
    216#define TRAC_CHANNEL_ACCESS_FAILURE	3
    217#define TRAC_NO_ACK			5
    218#define TRAC_INVALID			7
    219
    220#endif /* !_AT86RF230_H */