mac.h (11324B)
1/* SPDX-License-Identifier: ISC */ 2/* Copyright (C) 2020 MediaTek Inc. */ 3 4#ifndef __MT7921_MAC_H 5#define __MT7921_MAC_H 6 7#define MT_CT_PARSE_LEN 72 8#define MT_CT_DMA_BUF_NUM 2 9 10#define MT_RXD0_LENGTH GENMASK(15, 0) 11#define MT_RXD0_PKT_FLAG GENMASK(19, 16) 12#define MT_RXD0_PKT_TYPE GENMASK(31, 27) 13 14#define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16) 15#define MT_RXD0_NORMAL_IP_SUM BIT(23) 16#define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24) 17 18enum rx_pkt_type { 19 PKT_TYPE_TXS, 20 PKT_TYPE_TXRXV, 21 PKT_TYPE_NORMAL, 22 PKT_TYPE_RX_DUP_RFB, 23 PKT_TYPE_RX_TMR, 24 PKT_TYPE_RETRIEVE, 25 PKT_TYPE_TXRX_NOTIFY, 26 PKT_TYPE_RX_EVENT, 27 PKT_TYPE_NORMAL_MCU, 28}; 29 30/* RXD DW1 */ 31#define MT_RXD1_NORMAL_WLAN_IDX GENMASK(9, 0) 32#define MT_RXD1_NORMAL_GROUP_1 BIT(11) 33#define MT_RXD1_NORMAL_GROUP_2 BIT(12) 34#define MT_RXD1_NORMAL_GROUP_3 BIT(13) 35#define MT_RXD1_NORMAL_GROUP_4 BIT(14) 36#define MT_RXD1_NORMAL_GROUP_5 BIT(15) 37#define MT_RXD1_NORMAL_SEC_MODE GENMASK(20, 16) 38#define MT_RXD1_NORMAL_KEY_ID GENMASK(22, 21) 39#define MT_RXD1_NORMAL_CM BIT(23) 40#define MT_RXD1_NORMAL_CLM BIT(24) 41#define MT_RXD1_NORMAL_ICV_ERR BIT(25) 42#define MT_RXD1_NORMAL_TKIP_MIC_ERR BIT(26) 43#define MT_RXD1_NORMAL_FCS_ERR BIT(27) 44#define MT_RXD1_NORMAL_BAND_IDX BIT(28) 45#define MT_RXD1_NORMAL_SPP_EN BIT(29) 46#define MT_RXD1_NORMAL_ADD_OM BIT(30) 47#define MT_RXD1_NORMAL_SEC_DONE BIT(31) 48 49/* RXD DW2 */ 50#define MT_RXD2_NORMAL_BSSID GENMASK(5, 0) 51#define MT_RXD2_NORMAL_CO_ANT BIT(6) 52#define MT_RXD2_NORMAL_BF_CQI BIT(7) 53#define MT_RXD2_NORMAL_MAC_HDR_LEN GENMASK(12, 8) 54#define MT_RXD2_NORMAL_HDR_TRANS BIT(13) 55#define MT_RXD2_NORMAL_HDR_OFFSET GENMASK(15, 14) 56#define MT_RXD2_NORMAL_TID GENMASK(19, 16) 57#define MT_RXD2_NORMAL_MU_BAR BIT(21) 58#define MT_RXD2_NORMAL_SW_BIT BIT(22) 59#define MT_RXD2_NORMAL_AMSDU_ERR BIT(23) 60#define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24) 61#define MT_RXD2_NORMAL_HDR_TRANS_ERROR BIT(25) 62#define MT_RXD2_NORMAL_INT_FRAME BIT(26) 63#define MT_RXD2_NORMAL_FRAG BIT(27) 64#define MT_RXD2_NORMAL_NULL_FRAME BIT(28) 65#define MT_RXD2_NORMAL_NDATA BIT(29) 66#define MT_RXD2_NORMAL_NON_AMPDU BIT(30) 67#define MT_RXD2_NORMAL_BF_REPORT BIT(31) 68 69/* RXD DW3 */ 70#define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0) 71#define MT_RXD3_NORMAL_CH_FREQ GENMASK(15, 8) 72#define MT_RXD3_NORMAL_ADDR_TYPE GENMASK(17, 16) 73#define MT_RXD3_NORMAL_U2M BIT(0) 74#define MT_RXD3_NORMAL_HTC_VLD BIT(0) 75#define MT_RXD3_NORMAL_TSF_COMPARE_LOSS BIT(19) 76#define MT_RXD3_NORMAL_BEACON_MC BIT(20) 77#define MT_RXD3_NORMAL_BEACON_UC BIT(21) 78#define MT_RXD3_NORMAL_AMSDU BIT(22) 79#define MT_RXD3_NORMAL_MESH BIT(23) 80#define MT_RXD3_NORMAL_MHCP BIT(24) 81#define MT_RXD3_NORMAL_NO_INFO_WB BIT(25) 82#define MT_RXD3_NORMAL_DISABLE_RX_HDR_TRANS BIT(26) 83#define MT_RXD3_NORMAL_POWER_SAVE_STAT BIT(27) 84#define MT_RXD3_NORMAL_MORE BIT(28) 85#define MT_RXD3_NORMAL_UNWANT BIT(29) 86#define MT_RXD3_NORMAL_RX_DROP BIT(30) 87#define MT_RXD3_NORMAL_VLAN2ETH BIT(31) 88 89/* RXD DW4 */ 90#define MT_RXD4_NORMAL_PAYLOAD_FORMAT GENMASK(1, 0) 91#define MT_RXD4_FIRST_AMSDU_FRAME GENMASK(1, 0) 92#define MT_RXD4_MID_AMSDU_FRAME BIT(1) 93#define MT_RXD4_LAST_AMSDU_FRAME BIT(0) 94#define MT_RXD4_NORMAL_PATTERN_DROP BIT(9) 95#define MT_RXD4_NORMAL_CLS BIT(10) 96#define MT_RXD4_NORMAL_OFLD GENMASK(12, 11) 97#define MT_RXD4_NORMAL_MAGIC_PKT BIT(13) 98#define MT_RXD4_NORMAL_WOL GENMASK(18, 14) 99#define MT_RXD4_NORMAL_CLS_BITMAP GENMASK(28, 19) 100#define MT_RXD3_NORMAL_PF_MODE BIT(29) 101#define MT_RXD3_NORMAL_PF_STS GENMASK(31, 30) 102 103/* RXD GROUP4 */ 104#define MT_RXD6_FRAME_CONTROL GENMASK(15, 0) 105#define MT_RXD6_TA_LO GENMASK(31, 16) 106 107#define MT_RXD7_TA_HI GENMASK(31, 0) 108 109#define MT_RXD8_SEQ_CTRL GENMASK(15, 0) 110#define MT_RXD8_QOS_CTL GENMASK(31, 16) 111 112#define MT_RXD9_HT_CONTROL GENMASK(31, 0) 113 114/* P-RXV DW0 */ 115#define MT_PRXV_TX_RATE GENMASK(6, 0) 116#define MT_PRXV_TX_DCM BIT(4) 117#define MT_PRXV_TX_ER_SU_106T BIT(5) 118#define MT_PRXV_NSTS GENMASK(9, 7) 119#define MT_PRXV_TXBF BIT(10) 120#define MT_PRXV_HT_AD_CODE BIT(11) 121#define MT_PRXV_FRAME_MODE GENMASK(14, 12) 122#define MT_PRXV_SGI GENMASK(16, 15) 123#define MT_PRXV_STBC GENMASK(23, 22) 124#define MT_PRXV_TX_MODE GENMASK(27, 24) 125#define MT_PRXV_HE_RU_ALLOC_L GENMASK(31, 28) 126 127/* P-RXV DW1 */ 128#define MT_PRXV_RCPI3 GENMASK(31, 24) 129#define MT_PRXV_RCPI2 GENMASK(23, 16) 130#define MT_PRXV_RCPI1 GENMASK(15, 8) 131#define MT_PRXV_RCPI0 GENMASK(7, 0) 132#define MT_PRXV_HE_RU_ALLOC_H GENMASK(3, 0) 133 134/* C-RXV */ 135#define MT_CRXV_HT_STBC GENMASK(1, 0) 136#define MT_CRXV_TX_MODE GENMASK(7, 4) 137#define MT_CRXV_FRAME_MODE GENMASK(10, 8) 138#define MT_CRXV_HT_SHORT_GI GENMASK(14, 13) 139#define MT_CRXV_HE_LTF_SIZE GENMASK(18, 17) 140#define MT_CRXV_HE_LDPC_EXT_SYM BIT(20) 141#define MT_CRXV_HE_PE_DISAMBIG BIT(23) 142#define MT_CRXV_HE_NUM_USER GENMASK(30, 24) 143#define MT_CRXV_HE_UPLINK BIT(31) 144 145#define MT_CRXV_HE_RU0 GENMASK(7, 0) 146#define MT_CRXV_HE_RU1 GENMASK(15, 8) 147#define MT_CRXV_HE_RU2 GENMASK(23, 16) 148#define MT_CRXV_HE_RU3 GENMASK(31, 24) 149#define MT_CRXV_HE_MU_AID GENMASK(30, 20) 150 151#define MT_CRXV_HE_SR_MASK GENMASK(11, 8) 152#define MT_CRXV_HE_SR1_MASK GENMASK(16, 12) 153#define MT_CRXV_HE_SR2_MASK GENMASK(20, 17) 154#define MT_CRXV_HE_SR3_MASK GENMASK(24, 21) 155 156#define MT_CRXV_HE_BSS_COLOR GENMASK(5, 0) 157#define MT_CRXV_HE_TXOP_DUR GENMASK(12, 6) 158#define MT_CRXV_HE_BEAM_CHNG BIT(13) 159#define MT_CRXV_HE_DOPPLER BIT(16) 160 161#define MT_CRXV_SNR GENMASK(18, 13) 162#define MT_CRXV_FOE_LO GENMASK(31, 19) 163#define MT_CRXV_FOE_HI GENMASK(6, 0) 164#define MT_CRXV_FOE_SHIFT 13 165 166enum tx_header_format { 167 MT_HDR_FORMAT_802_3, 168 MT_HDR_FORMAT_CMD, 169 MT_HDR_FORMAT_802_11, 170 MT_HDR_FORMAT_802_11_EXT, 171}; 172 173enum tx_pkt_type { 174 MT_TX_TYPE_CT, 175 MT_TX_TYPE_SF, 176 MT_TX_TYPE_CMD, 177 MT_TX_TYPE_FW, 178}; 179 180enum tx_port_idx { 181 MT_TX_PORT_IDX_LMAC, 182 MT_TX_PORT_IDX_MCU 183}; 184 185enum tx_mcu_port_q_idx { 186 MT_TX_MCU_PORT_RX_Q0 = 0x20, 187 MT_TX_MCU_PORT_RX_Q1, 188 MT_TX_MCU_PORT_RX_Q2, 189 MT_TX_MCU_PORT_RX_Q3, 190 MT_TX_MCU_PORT_RX_FWDL = 0x3e 191}; 192 193#define MT_CT_INFO_APPLY_TXD BIT(0) 194#define MT_CT_INFO_COPY_HOST_TXD_ALL BIT(1) 195#define MT_CT_INFO_MGMT_FRAME BIT(2) 196#define MT_CT_INFO_NONE_CIPHER_FRAME BIT(3) 197#define MT_CT_INFO_HSR2_TX BIT(4) 198#define MT_CT_INFO_FROM_HOST BIT(7) 199 200#define MT_TXD_SIZE (8 * 4) 201 202#define MT_SDIO_TXD_SIZE (MT_TXD_SIZE + 8 * 4) 203#define MT_SDIO_TAIL_SIZE 8 204#define MT_SDIO_HDR_SIZE 4 205#define MT_USB_TAIL_SIZE 4 206 207#define MT_TXD0_Q_IDX GENMASK(31, 25) 208#define MT_TXD0_PKT_FMT GENMASK(24, 23) 209#define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16) 210#define MT_TXD0_TX_BYTES GENMASK(15, 0) 211 212#define MT_TXD1_LONG_FORMAT BIT(31) 213#define MT_TXD1_TGID BIT(30) 214#define MT_TXD1_OWN_MAC GENMASK(29, 24) 215#define MT_TXD1_AMSDU BIT(23) 216#define MT_TXD1_TID GENMASK(22, 20) 217#define MT_TXD1_HDR_PAD GENMASK(19, 18) 218#define MT_TXD1_HDR_FORMAT GENMASK(17, 16) 219#define MT_TXD1_HDR_INFO GENMASK(15, 11) 220#define MT_TXD1_ETH_802_3 BIT(15) 221#define MT_TXD1_VTA BIT(10) 222#define MT_TXD1_WLAN_IDX GENMASK(9, 0) 223 224#define MT_TXD2_FIX_RATE BIT(31) 225#define MT_TXD2_FIXED_RATE BIT(30) 226#define MT_TXD2_POWER_OFFSET GENMASK(29, 24) 227#define MT_TXD2_MAX_TX_TIME GENMASK(23, 16) 228#define MT_TXD2_FRAG GENMASK(15, 14) 229#define MT_TXD2_HTC_VLD BIT(13) 230#define MT_TXD2_DURATION BIT(12) 231#define MT_TXD2_BIP BIT(11) 232#define MT_TXD2_MULTICAST BIT(10) 233#define MT_TXD2_RTS BIT(9) 234#define MT_TXD2_SOUNDING BIT(8) 235#define MT_TXD2_NDPA BIT(7) 236#define MT_TXD2_NDP BIT(6) 237#define MT_TXD2_FRAME_TYPE GENMASK(5, 4) 238#define MT_TXD2_SUB_TYPE GENMASK(3, 0) 239 240#define MT_TXD3_SN_VALID BIT(31) 241#define MT_TXD3_PN_VALID BIT(30) 242#define MT_TXD3_SW_POWER_MGMT BIT(29) 243#define MT_TXD3_BA_DISABLE BIT(28) 244#define MT_TXD3_SEQ GENMASK(27, 16) 245#define MT_TXD3_REM_TX_COUNT GENMASK(15, 11) 246#define MT_TXD3_TX_COUNT GENMASK(10, 6) 247#define MT_TXD3_TIMING_MEASURE BIT(5) 248#define MT_TXD3_DAS BIT(4) 249#define MT_TXD3_EEOSP BIT(3) 250#define MT_TXD3_EMRD BIT(2) 251#define MT_TXD3_PROTECT_FRAME BIT(1) 252#define MT_TXD3_NO_ACK BIT(0) 253 254#define MT_TXD4_PN_LOW GENMASK(31, 0) 255 256#define MT_TXD5_PN_HIGH GENMASK(31, 16) 257#define MT_TXD5_MD BIT(15) 258#define MT_TXD5_ADD_BA BIT(14) 259#define MT_TXD5_TX_STATUS_HOST BIT(10) 260#define MT_TXD5_TX_STATUS_MCU BIT(9) 261#define MT_TXD5_TX_STATUS_FMT BIT(8) 262#define MT_TXD5_PID GENMASK(7, 0) 263 264#define MT_TXD6_TX_IBF BIT(31) 265#define MT_TXD6_TX_EBF BIT(30) 266#define MT_TXD6_TX_RATE GENMASK(29, 16) 267#define MT_TXD6_SGI GENMASK(15, 14) 268#define MT_TXD6_HELTF GENMASK(13, 12) 269#define MT_TXD6_LDPC BIT(11) 270#define MT_TXD6_SPE_ID_IDX BIT(10) 271#define MT_TXD6_ANT_ID GENMASK(7, 4) 272#define MT_TXD6_DYN_BW BIT(3) 273#define MT_TXD6_FIXED_BW BIT(2) 274#define MT_TXD6_BW GENMASK(1, 0) 275 276#define MT_TXD7_TXD_LEN GENMASK(31, 30) 277#define MT_TXD7_UDP_TCP_SUM BIT(29) 278#define MT_TXD7_IP_SUM BIT(28) 279 280#define MT_TXD7_TYPE GENMASK(21, 20) 281#define MT_TXD7_SUB_TYPE GENMASK(19, 16) 282 283#define MT_TXD7_PSE_FID GENMASK(27, 16) 284#define MT_TXD7_SPE_IDX GENMASK(15, 11) 285#define MT_TXD7_HW_AMSDU BIT(10) 286#define MT_TXD7_TX_TIME GENMASK(9, 0) 287 288#define MT_TXD8_L_TYPE GENMASK(5, 4) 289#define MT_TXD8_L_SUB_TYPE GENMASK(3, 0) 290 291#define MT_TX_RATE_STBC BIT(13) 292#define MT_TX_RATE_NSS GENMASK(12, 10) 293#define MT_TX_RATE_MODE GENMASK(9, 6) 294#define MT_TX_RATE_SU_EXT_TONE BIT(5) 295#define MT_TX_RATE_DCM BIT(4) 296#define MT_TX_RATE_IDX GENMASK(3, 0) 297 298#define MT_TXP_MAX_BUF_NUM 6 299 300struct mt7921_txp { 301 __le16 flags; 302 __le16 token; 303 u8 bss_idx; 304 __le16 rept_wds_wcid; 305 u8 nbuf; 306 __le32 buf[MT_TXP_MAX_BUF_NUM]; 307 __le16 len[MT_TXP_MAX_BUF_NUM]; 308} __packed __aligned(4); 309 310struct mt7921_tx_free { 311 __le16 rx_byte_cnt; 312 __le16 ctrl; 313 u8 txd_cnt; 314 u8 rsv[3]; 315 __le32 info[]; 316} __packed __aligned(4); 317 318#define MT_TX_FREE_MSDU_CNT GENMASK(9, 0) 319#define MT_TX_FREE_WLAN_ID GENMASK(23, 14) 320#define MT_TX_FREE_LATENCY GENMASK(12, 0) 321/* 0: success, others: dropped */ 322#define MT_TX_FREE_STATUS GENMASK(14, 13) 323#define MT_TX_FREE_MSDU_ID GENMASK(30, 16) 324#define MT_TX_FREE_PAIR BIT(31) 325/* will support this field in further revision */ 326#define MT_TX_FREE_RATE GENMASK(13, 0) 327 328#define MT_TXS0_BW GENMASK(30, 29) 329#define MT_TXS0_TXS_FORMAT GENMASK(24, 23) 330#define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16) 331#define MT_TXS0_TX_RATE GENMASK(13, 0) 332 333#define MT_TXS2_WCID GENMASK(25, 16) 334 335#define MT_TXS3_PID GENMASK(31, 24) 336 337static inline struct mt7921_txp_common * 338mt7921_txwi_to_txp(struct mt76_dev *dev, struct mt76_txwi_cache *t) 339{ 340 u8 *txwi; 341 342 if (!t) 343 return NULL; 344 345 txwi = mt76_get_txwi_ptr(dev, t); 346 347 return (struct mt7921_txp_common *)(txwi + MT_TXD_SIZE); 348} 349 350#define MT_HW_TXP_MAX_MSDU_NUM 4 351#define MT_HW_TXP_MAX_BUF_NUM 4 352 353#define MT_MSDU_ID_VALID BIT(15) 354 355#define MT_TXD_LEN_MASK GENMASK(11, 0) 356#define MT_TXD_LEN_MSDU_LAST BIT(14) 357#define MT_TXD_LEN_AMSDU_LAST BIT(15) 358#define MT_TXD_LEN_LAST BIT(15) 359 360struct mt7921_txp_ptr { 361 __le32 buf0; 362 __le16 len0; 363 __le16 len1; 364 __le32 buf1; 365} __packed __aligned(4); 366 367struct mt7921_hw_txp { 368 __le16 msdu_id[MT_HW_TXP_MAX_MSDU_NUM]; 369 struct mt7921_txp_ptr ptr[MT_HW_TXP_MAX_BUF_NUM / 2]; 370} __packed __aligned(4); 371 372struct mt7921_txp_common { 373 union { 374 struct mt7921_hw_txp hw; 375 }; 376}; 377 378#define MT_WTBL_TXRX_CAP_RATE_OFFSET 7 379#define MT_WTBL_TXRX_RATE_G2_HE 24 380#define MT_WTBL_TXRX_RATE_G2 12 381 382#define MT_WTBL_AC0_CTT_OFFSET 20 383 384static inline u32 mt7921_mac_wtbl_lmac_addr(int idx, u8 offset) 385{ 386 return MT_WTBL_LMAC_OFFS(idx, 0) + offset * 4; 387} 388 389#endif