pinctrl-nomadik.c (51762B)
1// SPDX-License-Identifier: GPL-2.0-only 2/* 3 * Generic GPIO driver for logic cells found in the Nomadik SoC 4 * 5 * Copyright (C) 2008,2009 STMicroelectronics 6 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it> 7 * Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com> 8 * Copyright (C) 2011-2013 Linus Walleij <linus.walleij@linaro.org> 9 */ 10#include <linux/kernel.h> 11#include <linux/init.h> 12#include <linux/device.h> 13#include <linux/platform_device.h> 14#include <linux/io.h> 15#include <linux/clk.h> 16#include <linux/err.h> 17#include <linux/gpio/driver.h> 18#include <linux/spinlock.h> 19#include <linux/interrupt.h> 20#include <linux/slab.h> 21#include <linux/of_device.h> 22#include <linux/of_address.h> 23#include <linux/bitops.h> 24#include <linux/pinctrl/machine.h> 25#include <linux/pinctrl/pinctrl.h> 26#include <linux/pinctrl/pinmux.h> 27#include <linux/pinctrl/pinconf.h> 28/* Since we request GPIOs from ourself */ 29#include <linux/pinctrl/consumer.h> 30#include "pinctrl-nomadik.h" 31#include "../core.h" 32#include "../pinctrl-utils.h" 33 34/* 35 * The GPIO module in the Nomadik family of Systems-on-Chip is an 36 * AMBA device, managing 32 pins and alternate functions. The logic block 37 * is currently used in the Nomadik and ux500. 38 * 39 * Symbols in this file are called "nmk_gpio" for "nomadik gpio" 40 */ 41 42/* 43 * pin configurations are represented by 32-bit integers: 44 * 45 * bit 0.. 8 - Pin Number (512 Pins Maximum) 46 * bit 9..10 - Alternate Function Selection 47 * bit 11..12 - Pull up/down state 48 * bit 13 - Sleep mode behaviour 49 * bit 14 - Direction 50 * bit 15 - Value (if output) 51 * bit 16..18 - SLPM pull up/down state 52 * bit 19..20 - SLPM direction 53 * bit 21..22 - SLPM Value (if output) 54 * bit 23..25 - PDIS value (if input) 55 * bit 26 - Gpio mode 56 * bit 27 - Sleep mode 57 * 58 * to facilitate the definition, the following macros are provided 59 * 60 * PIN_CFG_DEFAULT - default config (0): 61 * pull up/down = disabled 62 * sleep mode = input/wakeup 63 * direction = input 64 * value = low 65 * SLPM direction = same as normal 66 * SLPM pull = same as normal 67 * SLPM value = same as normal 68 * 69 * PIN_CFG - default config with alternate function 70 */ 71 72typedef unsigned long pin_cfg_t; 73 74#define PIN_NUM_MASK 0x1ff 75#define PIN_NUM(x) ((x) & PIN_NUM_MASK) 76 77#define PIN_ALT_SHIFT 9 78#define PIN_ALT_MASK (0x3 << PIN_ALT_SHIFT) 79#define PIN_ALT(x) (((x) & PIN_ALT_MASK) >> PIN_ALT_SHIFT) 80#define PIN_GPIO (NMK_GPIO_ALT_GPIO << PIN_ALT_SHIFT) 81#define PIN_ALT_A (NMK_GPIO_ALT_A << PIN_ALT_SHIFT) 82#define PIN_ALT_B (NMK_GPIO_ALT_B << PIN_ALT_SHIFT) 83#define PIN_ALT_C (NMK_GPIO_ALT_C << PIN_ALT_SHIFT) 84 85#define PIN_PULL_SHIFT 11 86#define PIN_PULL_MASK (0x3 << PIN_PULL_SHIFT) 87#define PIN_PULL(x) (((x) & PIN_PULL_MASK) >> PIN_PULL_SHIFT) 88#define PIN_PULL_NONE (NMK_GPIO_PULL_NONE << PIN_PULL_SHIFT) 89#define PIN_PULL_UP (NMK_GPIO_PULL_UP << PIN_PULL_SHIFT) 90#define PIN_PULL_DOWN (NMK_GPIO_PULL_DOWN << PIN_PULL_SHIFT) 91 92#define PIN_SLPM_SHIFT 13 93#define PIN_SLPM_MASK (0x1 << PIN_SLPM_SHIFT) 94#define PIN_SLPM(x) (((x) & PIN_SLPM_MASK) >> PIN_SLPM_SHIFT) 95#define PIN_SLPM_MAKE_INPUT (NMK_GPIO_SLPM_INPUT << PIN_SLPM_SHIFT) 96#define PIN_SLPM_NOCHANGE (NMK_GPIO_SLPM_NOCHANGE << PIN_SLPM_SHIFT) 97/* These two replace the above in DB8500v2+ */ 98#define PIN_SLPM_WAKEUP_ENABLE (NMK_GPIO_SLPM_WAKEUP_ENABLE << PIN_SLPM_SHIFT) 99#define PIN_SLPM_WAKEUP_DISABLE (NMK_GPIO_SLPM_WAKEUP_DISABLE << PIN_SLPM_SHIFT) 100#define PIN_SLPM_USE_MUX_SETTINGS_IN_SLEEP PIN_SLPM_WAKEUP_DISABLE 101 102#define PIN_SLPM_GPIO PIN_SLPM_WAKEUP_ENABLE /* In SLPM, pin is a gpio */ 103#define PIN_SLPM_ALTFUNC PIN_SLPM_WAKEUP_DISABLE /* In SLPM, pin is altfunc */ 104 105#define PIN_DIR_SHIFT 14 106#define PIN_DIR_MASK (0x1 << PIN_DIR_SHIFT) 107#define PIN_DIR(x) (((x) & PIN_DIR_MASK) >> PIN_DIR_SHIFT) 108#define PIN_DIR_INPUT (0 << PIN_DIR_SHIFT) 109#define PIN_DIR_OUTPUT (1 << PIN_DIR_SHIFT) 110 111#define PIN_VAL_SHIFT 15 112#define PIN_VAL_MASK (0x1 << PIN_VAL_SHIFT) 113#define PIN_VAL(x) (((x) & PIN_VAL_MASK) >> PIN_VAL_SHIFT) 114#define PIN_VAL_LOW (0 << PIN_VAL_SHIFT) 115#define PIN_VAL_HIGH (1 << PIN_VAL_SHIFT) 116 117#define PIN_SLPM_PULL_SHIFT 16 118#define PIN_SLPM_PULL_MASK (0x7 << PIN_SLPM_PULL_SHIFT) 119#define PIN_SLPM_PULL(x) \ 120 (((x) & PIN_SLPM_PULL_MASK) >> PIN_SLPM_PULL_SHIFT) 121#define PIN_SLPM_PULL_NONE \ 122 ((1 + NMK_GPIO_PULL_NONE) << PIN_SLPM_PULL_SHIFT) 123#define PIN_SLPM_PULL_UP \ 124 ((1 + NMK_GPIO_PULL_UP) << PIN_SLPM_PULL_SHIFT) 125#define PIN_SLPM_PULL_DOWN \ 126 ((1 + NMK_GPIO_PULL_DOWN) << PIN_SLPM_PULL_SHIFT) 127 128#define PIN_SLPM_DIR_SHIFT 19 129#define PIN_SLPM_DIR_MASK (0x3 << PIN_SLPM_DIR_SHIFT) 130#define PIN_SLPM_DIR(x) \ 131 (((x) & PIN_SLPM_DIR_MASK) >> PIN_SLPM_DIR_SHIFT) 132#define PIN_SLPM_DIR_INPUT ((1 + 0) << PIN_SLPM_DIR_SHIFT) 133#define PIN_SLPM_DIR_OUTPUT ((1 + 1) << PIN_SLPM_DIR_SHIFT) 134 135#define PIN_SLPM_VAL_SHIFT 21 136#define PIN_SLPM_VAL_MASK (0x3 << PIN_SLPM_VAL_SHIFT) 137#define PIN_SLPM_VAL(x) \ 138 (((x) & PIN_SLPM_VAL_MASK) >> PIN_SLPM_VAL_SHIFT) 139#define PIN_SLPM_VAL_LOW ((1 + 0) << PIN_SLPM_VAL_SHIFT) 140#define PIN_SLPM_VAL_HIGH ((1 + 1) << PIN_SLPM_VAL_SHIFT) 141 142#define PIN_SLPM_PDIS_SHIFT 23 143#define PIN_SLPM_PDIS_MASK (0x3 << PIN_SLPM_PDIS_SHIFT) 144#define PIN_SLPM_PDIS(x) \ 145 (((x) & PIN_SLPM_PDIS_MASK) >> PIN_SLPM_PDIS_SHIFT) 146#define PIN_SLPM_PDIS_NO_CHANGE (0 << PIN_SLPM_PDIS_SHIFT) 147#define PIN_SLPM_PDIS_DISABLED (1 << PIN_SLPM_PDIS_SHIFT) 148#define PIN_SLPM_PDIS_ENABLED (2 << PIN_SLPM_PDIS_SHIFT) 149 150#define PIN_LOWEMI_SHIFT 25 151#define PIN_LOWEMI_MASK (0x1 << PIN_LOWEMI_SHIFT) 152#define PIN_LOWEMI(x) (((x) & PIN_LOWEMI_MASK) >> PIN_LOWEMI_SHIFT) 153#define PIN_LOWEMI_DISABLED (0 << PIN_LOWEMI_SHIFT) 154#define PIN_LOWEMI_ENABLED (1 << PIN_LOWEMI_SHIFT) 155 156#define PIN_GPIOMODE_SHIFT 26 157#define PIN_GPIOMODE_MASK (0x1 << PIN_GPIOMODE_SHIFT) 158#define PIN_GPIOMODE(x) (((x) & PIN_GPIOMODE_MASK) >> PIN_GPIOMODE_SHIFT) 159#define PIN_GPIOMODE_DISABLED (0 << PIN_GPIOMODE_SHIFT) 160#define PIN_GPIOMODE_ENABLED (1 << PIN_GPIOMODE_SHIFT) 161 162#define PIN_SLEEPMODE_SHIFT 27 163#define PIN_SLEEPMODE_MASK (0x1 << PIN_SLEEPMODE_SHIFT) 164#define PIN_SLEEPMODE(x) (((x) & PIN_SLEEPMODE_MASK) >> PIN_SLEEPMODE_SHIFT) 165#define PIN_SLEEPMODE_DISABLED (0 << PIN_SLEEPMODE_SHIFT) 166#define PIN_SLEEPMODE_ENABLED (1 << PIN_SLEEPMODE_SHIFT) 167 168 169/* Shortcuts. Use these instead of separate DIR, PULL, and VAL. */ 170#define PIN_INPUT_PULLDOWN (PIN_DIR_INPUT | PIN_PULL_DOWN) 171#define PIN_INPUT_PULLUP (PIN_DIR_INPUT | PIN_PULL_UP) 172#define PIN_INPUT_NOPULL (PIN_DIR_INPUT | PIN_PULL_NONE) 173#define PIN_OUTPUT_LOW (PIN_DIR_OUTPUT | PIN_VAL_LOW) 174#define PIN_OUTPUT_HIGH (PIN_DIR_OUTPUT | PIN_VAL_HIGH) 175 176#define PIN_SLPM_INPUT_PULLDOWN (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_DOWN) 177#define PIN_SLPM_INPUT_PULLUP (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_UP) 178#define PIN_SLPM_INPUT_NOPULL (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_NONE) 179#define PIN_SLPM_OUTPUT_LOW (PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_LOW) 180#define PIN_SLPM_OUTPUT_HIGH (PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_HIGH) 181 182#define PIN_CFG_DEFAULT (0) 183 184#define PIN_CFG(num, alt) \ 185 (PIN_CFG_DEFAULT |\ 186 (PIN_NUM(num) | PIN_##alt)) 187 188#define PIN_CFG_INPUT(num, alt, pull) \ 189 (PIN_CFG_DEFAULT |\ 190 (PIN_NUM(num) | PIN_##alt | PIN_INPUT_##pull)) 191 192#define PIN_CFG_OUTPUT(num, alt, val) \ 193 (PIN_CFG_DEFAULT |\ 194 (PIN_NUM(num) | PIN_##alt | PIN_OUTPUT_##val)) 195 196/* 197 * "nmk_gpio" and "NMK_GPIO" stand for "Nomadik GPIO", leaving 198 * the "gpio" namespace for generic and cross-machine functions 199 */ 200 201#define GPIO_BLOCK_SHIFT 5 202#define NMK_GPIO_PER_CHIP (1 << GPIO_BLOCK_SHIFT) 203#define NMK_MAX_BANKS DIV_ROUND_UP(512, NMK_GPIO_PER_CHIP) 204 205/* Register in the logic block */ 206#define NMK_GPIO_DAT 0x00 207#define NMK_GPIO_DATS 0x04 208#define NMK_GPIO_DATC 0x08 209#define NMK_GPIO_PDIS 0x0c 210#define NMK_GPIO_DIR 0x10 211#define NMK_GPIO_DIRS 0x14 212#define NMK_GPIO_DIRC 0x18 213#define NMK_GPIO_SLPC 0x1c 214#define NMK_GPIO_AFSLA 0x20 215#define NMK_GPIO_AFSLB 0x24 216#define NMK_GPIO_LOWEMI 0x28 217 218#define NMK_GPIO_RIMSC 0x40 219#define NMK_GPIO_FIMSC 0x44 220#define NMK_GPIO_IS 0x48 221#define NMK_GPIO_IC 0x4c 222#define NMK_GPIO_RWIMSC 0x50 223#define NMK_GPIO_FWIMSC 0x54 224#define NMK_GPIO_WKS 0x58 225/* These appear in DB8540 and later ASICs */ 226#define NMK_GPIO_EDGELEVEL 0x5C 227#define NMK_GPIO_LEVEL 0x60 228 229 230/* Pull up/down values */ 231enum nmk_gpio_pull { 232 NMK_GPIO_PULL_NONE, 233 NMK_GPIO_PULL_UP, 234 NMK_GPIO_PULL_DOWN, 235}; 236 237/* Sleep mode */ 238enum nmk_gpio_slpm { 239 NMK_GPIO_SLPM_INPUT, 240 NMK_GPIO_SLPM_WAKEUP_ENABLE = NMK_GPIO_SLPM_INPUT, 241 NMK_GPIO_SLPM_NOCHANGE, 242 NMK_GPIO_SLPM_WAKEUP_DISABLE = NMK_GPIO_SLPM_NOCHANGE, 243}; 244 245struct nmk_gpio_chip { 246 struct gpio_chip chip; 247 struct irq_chip irqchip; 248 void __iomem *addr; 249 struct clk *clk; 250 unsigned int bank; 251 void (*set_ioforce)(bool enable); 252 spinlock_t lock; 253 bool sleepmode; 254 /* Keep track of configured edges */ 255 u32 edge_rising; 256 u32 edge_falling; 257 u32 real_wake; 258 u32 rwimsc; 259 u32 fwimsc; 260 u32 rimsc; 261 u32 fimsc; 262 u32 pull_up; 263 u32 lowemi; 264}; 265 266/** 267 * struct nmk_pinctrl - state container for the Nomadik pin controller 268 * @dev: containing device pointer 269 * @pctl: corresponding pin controller device 270 * @soc: SoC data for this specific chip 271 * @prcm_base: PRCM register range virtual base 272 */ 273struct nmk_pinctrl { 274 struct device *dev; 275 struct pinctrl_dev *pctl; 276 const struct nmk_pinctrl_soc_data *soc; 277 void __iomem *prcm_base; 278}; 279 280static struct nmk_gpio_chip *nmk_gpio_chips[NMK_MAX_BANKS]; 281 282static DEFINE_SPINLOCK(nmk_gpio_slpm_lock); 283 284#define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips) 285 286static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip, 287 unsigned offset, int gpio_mode) 288{ 289 u32 afunc, bfunc; 290 291 afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~BIT(offset); 292 bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~BIT(offset); 293 if (gpio_mode & NMK_GPIO_ALT_A) 294 afunc |= BIT(offset); 295 if (gpio_mode & NMK_GPIO_ALT_B) 296 bfunc |= BIT(offset); 297 writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA); 298 writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB); 299} 300 301static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip, 302 unsigned offset, enum nmk_gpio_slpm mode) 303{ 304 u32 slpm; 305 306 slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC); 307 if (mode == NMK_GPIO_SLPM_NOCHANGE) 308 slpm |= BIT(offset); 309 else 310 slpm &= ~BIT(offset); 311 writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC); 312} 313 314static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip, 315 unsigned offset, enum nmk_gpio_pull pull) 316{ 317 u32 pdis; 318 319 pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS); 320 if (pull == NMK_GPIO_PULL_NONE) { 321 pdis |= BIT(offset); 322 nmk_chip->pull_up &= ~BIT(offset); 323 } else { 324 pdis &= ~BIT(offset); 325 } 326 327 writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS); 328 329 if (pull == NMK_GPIO_PULL_UP) { 330 nmk_chip->pull_up |= BIT(offset); 331 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATS); 332 } else if (pull == NMK_GPIO_PULL_DOWN) { 333 nmk_chip->pull_up &= ~BIT(offset); 334 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATC); 335 } 336} 337 338static void __nmk_gpio_set_lowemi(struct nmk_gpio_chip *nmk_chip, 339 unsigned offset, bool lowemi) 340{ 341 bool enabled = nmk_chip->lowemi & BIT(offset); 342 343 if (lowemi == enabled) 344 return; 345 346 if (lowemi) 347 nmk_chip->lowemi |= BIT(offset); 348 else 349 nmk_chip->lowemi &= ~BIT(offset); 350 351 writel_relaxed(nmk_chip->lowemi, 352 nmk_chip->addr + NMK_GPIO_LOWEMI); 353} 354 355static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip, 356 unsigned offset) 357{ 358 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRC); 359} 360 361static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip, 362 unsigned offset, int val) 363{ 364 if (val) 365 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATS); 366 else 367 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATC); 368} 369 370static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip, 371 unsigned offset, int val) 372{ 373 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRS); 374 __nmk_gpio_set_output(nmk_chip, offset, val); 375} 376 377static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip, 378 unsigned offset, int gpio_mode, 379 bool glitch) 380{ 381 u32 rwimsc = nmk_chip->rwimsc; 382 u32 fwimsc = nmk_chip->fwimsc; 383 384 if (glitch && nmk_chip->set_ioforce) { 385 u32 bit = BIT(offset); 386 387 /* Prevent spurious wakeups */ 388 writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC); 389 writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC); 390 391 nmk_chip->set_ioforce(true); 392 } 393 394 __nmk_gpio_set_mode(nmk_chip, offset, gpio_mode); 395 396 if (glitch && nmk_chip->set_ioforce) { 397 nmk_chip->set_ioforce(false); 398 399 writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC); 400 writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC); 401 } 402} 403 404static void 405nmk_gpio_disable_lazy_irq(struct nmk_gpio_chip *nmk_chip, unsigned offset) 406{ 407 u32 falling = nmk_chip->fimsc & BIT(offset); 408 u32 rising = nmk_chip->rimsc & BIT(offset); 409 int gpio = nmk_chip->chip.base + offset; 410 int irq = irq_find_mapping(nmk_chip->chip.irq.domain, offset); 411 struct irq_data *d = irq_get_irq_data(irq); 412 413 if (!rising && !falling) 414 return; 415 416 if (!d || !irqd_irq_disabled(d)) 417 return; 418 419 if (rising) { 420 nmk_chip->rimsc &= ~BIT(offset); 421 writel_relaxed(nmk_chip->rimsc, 422 nmk_chip->addr + NMK_GPIO_RIMSC); 423 } 424 425 if (falling) { 426 nmk_chip->fimsc &= ~BIT(offset); 427 writel_relaxed(nmk_chip->fimsc, 428 nmk_chip->addr + NMK_GPIO_FIMSC); 429 } 430 431 dev_dbg(nmk_chip->chip.parent, "%d: clearing interrupt mask\n", gpio); 432} 433 434static void nmk_write_masked(void __iomem *reg, u32 mask, u32 value) 435{ 436 u32 val; 437 438 val = readl(reg); 439 val = ((val & ~mask) | (value & mask)); 440 writel(val, reg); 441} 442 443static void nmk_prcm_altcx_set_mode(struct nmk_pinctrl *npct, 444 unsigned offset, unsigned alt_num) 445{ 446 int i; 447 u16 reg; 448 u8 bit; 449 u8 alt_index; 450 const struct prcm_gpiocr_altcx_pin_desc *pin_desc; 451 const u16 *gpiocr_regs; 452 453 if (!npct->prcm_base) 454 return; 455 456 if (alt_num > PRCM_IDX_GPIOCR_ALTC_MAX) { 457 dev_err(npct->dev, "PRCM GPIOCR: alternate-C%i is invalid\n", 458 alt_num); 459 return; 460 } 461 462 for (i = 0 ; i < npct->soc->npins_altcx ; i++) { 463 if (npct->soc->altcx_pins[i].pin == offset) 464 break; 465 } 466 if (i == npct->soc->npins_altcx) { 467 dev_dbg(npct->dev, "PRCM GPIOCR: pin %i is not found\n", 468 offset); 469 return; 470 } 471 472 pin_desc = npct->soc->altcx_pins + i; 473 gpiocr_regs = npct->soc->prcm_gpiocr_registers; 474 475 /* 476 * If alt_num is NULL, just clear current ALTCx selection 477 * to make sure we come back to a pure ALTC selection 478 */ 479 if (!alt_num) { 480 for (i = 0 ; i < PRCM_IDX_GPIOCR_ALTC_MAX ; i++) { 481 if (pin_desc->altcx[i].used == true) { 482 reg = gpiocr_regs[pin_desc->altcx[i].reg_index]; 483 bit = pin_desc->altcx[i].control_bit; 484 if (readl(npct->prcm_base + reg) & BIT(bit)) { 485 nmk_write_masked(npct->prcm_base + reg, BIT(bit), 0); 486 dev_dbg(npct->dev, 487 "PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n", 488 offset, i+1); 489 } 490 } 491 } 492 return; 493 } 494 495 alt_index = alt_num - 1; 496 if (pin_desc->altcx[alt_index].used == false) { 497 dev_warn(npct->dev, 498 "PRCM GPIOCR: pin %i: alternate-C%i does not exist\n", 499 offset, alt_num); 500 return; 501 } 502 503 /* 504 * Check if any other ALTCx functions are activated on this pin 505 * and disable it first. 506 */ 507 for (i = 0 ; i < PRCM_IDX_GPIOCR_ALTC_MAX ; i++) { 508 if (i == alt_index) 509 continue; 510 if (pin_desc->altcx[i].used == true) { 511 reg = gpiocr_regs[pin_desc->altcx[i].reg_index]; 512 bit = pin_desc->altcx[i].control_bit; 513 if (readl(npct->prcm_base + reg) & BIT(bit)) { 514 nmk_write_masked(npct->prcm_base + reg, BIT(bit), 0); 515 dev_dbg(npct->dev, 516 "PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n", 517 offset, i+1); 518 } 519 } 520 } 521 522 reg = gpiocr_regs[pin_desc->altcx[alt_index].reg_index]; 523 bit = pin_desc->altcx[alt_index].control_bit; 524 dev_dbg(npct->dev, "PRCM GPIOCR: pin %i: alternate-C%i has been selected\n", 525 offset, alt_index+1); 526 nmk_write_masked(npct->prcm_base + reg, BIT(bit), BIT(bit)); 527} 528 529/* 530 * Safe sequence used to switch IOs between GPIO and Alternate-C mode: 531 * - Save SLPM registers 532 * - Set SLPM=0 for the IOs you want to switch and others to 1 533 * - Configure the GPIO registers for the IOs that are being switched 534 * - Set IOFORCE=1 535 * - Modify the AFLSA/B registers for the IOs that are being switched 536 * - Set IOFORCE=0 537 * - Restore SLPM registers 538 * - Any spurious wake up event during switch sequence to be ignored and 539 * cleared 540 */ 541static void nmk_gpio_glitch_slpm_init(unsigned int *slpm) 542{ 543 int i; 544 545 for (i = 0; i < NUM_BANKS; i++) { 546 struct nmk_gpio_chip *chip = nmk_gpio_chips[i]; 547 unsigned int temp = slpm[i]; 548 549 if (!chip) 550 break; 551 552 clk_enable(chip->clk); 553 554 slpm[i] = readl(chip->addr + NMK_GPIO_SLPC); 555 writel(temp, chip->addr + NMK_GPIO_SLPC); 556 } 557} 558 559static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm) 560{ 561 int i; 562 563 for (i = 0; i < NUM_BANKS; i++) { 564 struct nmk_gpio_chip *chip = nmk_gpio_chips[i]; 565 566 if (!chip) 567 break; 568 569 writel(slpm[i], chip->addr + NMK_GPIO_SLPC); 570 571 clk_disable(chip->clk); 572 } 573} 574 575static int __maybe_unused nmk_prcm_gpiocr_get_mode(struct pinctrl_dev *pctldev, int gpio) 576{ 577 int i; 578 u16 reg; 579 u8 bit; 580 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 581 const struct prcm_gpiocr_altcx_pin_desc *pin_desc; 582 const u16 *gpiocr_regs; 583 584 if (!npct->prcm_base) 585 return NMK_GPIO_ALT_C; 586 587 for (i = 0; i < npct->soc->npins_altcx; i++) { 588 if (npct->soc->altcx_pins[i].pin == gpio) 589 break; 590 } 591 if (i == npct->soc->npins_altcx) 592 return NMK_GPIO_ALT_C; 593 594 pin_desc = npct->soc->altcx_pins + i; 595 gpiocr_regs = npct->soc->prcm_gpiocr_registers; 596 for (i = 0; i < PRCM_IDX_GPIOCR_ALTC_MAX; i++) { 597 if (pin_desc->altcx[i].used == true) { 598 reg = gpiocr_regs[pin_desc->altcx[i].reg_index]; 599 bit = pin_desc->altcx[i].control_bit; 600 if (readl(npct->prcm_base + reg) & BIT(bit)) 601 return NMK_GPIO_ALT_C+i+1; 602 } 603 } 604 return NMK_GPIO_ALT_C; 605} 606 607/* IRQ functions */ 608 609static void nmk_gpio_irq_ack(struct irq_data *d) 610{ 611 struct gpio_chip *chip = irq_data_get_irq_chip_data(d); 612 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 613 614 clk_enable(nmk_chip->clk); 615 writel(BIT(d->hwirq), nmk_chip->addr + NMK_GPIO_IC); 616 clk_disable(nmk_chip->clk); 617} 618 619enum nmk_gpio_irq_type { 620 NORMAL, 621 WAKE, 622}; 623 624static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip, 625 int offset, enum nmk_gpio_irq_type which, 626 bool enable) 627{ 628 u32 *rimscval; 629 u32 *fimscval; 630 u32 rimscreg; 631 u32 fimscreg; 632 633 if (which == NORMAL) { 634 rimscreg = NMK_GPIO_RIMSC; 635 fimscreg = NMK_GPIO_FIMSC; 636 rimscval = &nmk_chip->rimsc; 637 fimscval = &nmk_chip->fimsc; 638 } else { 639 rimscreg = NMK_GPIO_RWIMSC; 640 fimscreg = NMK_GPIO_FWIMSC; 641 rimscval = &nmk_chip->rwimsc; 642 fimscval = &nmk_chip->fwimsc; 643 } 644 645 /* we must individually set/clear the two edges */ 646 if (nmk_chip->edge_rising & BIT(offset)) { 647 if (enable) 648 *rimscval |= BIT(offset); 649 else 650 *rimscval &= ~BIT(offset); 651 writel(*rimscval, nmk_chip->addr + rimscreg); 652 } 653 if (nmk_chip->edge_falling & BIT(offset)) { 654 if (enable) 655 *fimscval |= BIT(offset); 656 else 657 *fimscval &= ~BIT(offset); 658 writel(*fimscval, nmk_chip->addr + fimscreg); 659 } 660} 661 662static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip, 663 int offset, bool on) 664{ 665 /* 666 * Ensure WAKEUP_ENABLE is on. No need to disable it if wakeup is 667 * disabled, since setting SLPM to 1 increases power consumption, and 668 * wakeup is anyhow controlled by the RIMSC and FIMSC registers. 669 */ 670 if (nmk_chip->sleepmode && on) { 671 __nmk_gpio_set_slpm(nmk_chip, offset, 672 NMK_GPIO_SLPM_WAKEUP_ENABLE); 673 } 674 675 __nmk_gpio_irq_modify(nmk_chip, offset, WAKE, on); 676} 677 678static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable) 679{ 680 struct nmk_gpio_chip *nmk_chip; 681 unsigned long flags; 682 683 nmk_chip = irq_data_get_irq_chip_data(d); 684 if (!nmk_chip) 685 return -EINVAL; 686 687 clk_enable(nmk_chip->clk); 688 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags); 689 spin_lock(&nmk_chip->lock); 690 691 __nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, enable); 692 693 if (!(nmk_chip->real_wake & BIT(d->hwirq))) 694 __nmk_gpio_set_wake(nmk_chip, d->hwirq, enable); 695 696 spin_unlock(&nmk_chip->lock); 697 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags); 698 clk_disable(nmk_chip->clk); 699 700 return 0; 701} 702 703static void nmk_gpio_irq_mask(struct irq_data *d) 704{ 705 nmk_gpio_irq_maskunmask(d, false); 706} 707 708static void nmk_gpio_irq_unmask(struct irq_data *d) 709{ 710 nmk_gpio_irq_maskunmask(d, true); 711} 712 713static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on) 714{ 715 struct nmk_gpio_chip *nmk_chip; 716 unsigned long flags; 717 718 nmk_chip = irq_data_get_irq_chip_data(d); 719 if (!nmk_chip) 720 return -EINVAL; 721 722 clk_enable(nmk_chip->clk); 723 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags); 724 spin_lock(&nmk_chip->lock); 725 726 if (irqd_irq_disabled(d)) 727 __nmk_gpio_set_wake(nmk_chip, d->hwirq, on); 728 729 if (on) 730 nmk_chip->real_wake |= BIT(d->hwirq); 731 else 732 nmk_chip->real_wake &= ~BIT(d->hwirq); 733 734 spin_unlock(&nmk_chip->lock); 735 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags); 736 clk_disable(nmk_chip->clk); 737 738 return 0; 739} 740 741static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type) 742{ 743 bool enabled = !irqd_irq_disabled(d); 744 bool wake = irqd_is_wakeup_set(d); 745 struct nmk_gpio_chip *nmk_chip; 746 unsigned long flags; 747 748 nmk_chip = irq_data_get_irq_chip_data(d); 749 if (!nmk_chip) 750 return -EINVAL; 751 if (type & IRQ_TYPE_LEVEL_HIGH) 752 return -EINVAL; 753 if (type & IRQ_TYPE_LEVEL_LOW) 754 return -EINVAL; 755 756 clk_enable(nmk_chip->clk); 757 spin_lock_irqsave(&nmk_chip->lock, flags); 758 759 if (enabled) 760 __nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, false); 761 762 if (enabled || wake) 763 __nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, false); 764 765 nmk_chip->edge_rising &= ~BIT(d->hwirq); 766 if (type & IRQ_TYPE_EDGE_RISING) 767 nmk_chip->edge_rising |= BIT(d->hwirq); 768 769 nmk_chip->edge_falling &= ~BIT(d->hwirq); 770 if (type & IRQ_TYPE_EDGE_FALLING) 771 nmk_chip->edge_falling |= BIT(d->hwirq); 772 773 if (enabled) 774 __nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, true); 775 776 if (enabled || wake) 777 __nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, true); 778 779 spin_unlock_irqrestore(&nmk_chip->lock, flags); 780 clk_disable(nmk_chip->clk); 781 782 return 0; 783} 784 785static unsigned int nmk_gpio_irq_startup(struct irq_data *d) 786{ 787 struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d); 788 789 clk_enable(nmk_chip->clk); 790 nmk_gpio_irq_unmask(d); 791 return 0; 792} 793 794static void nmk_gpio_irq_shutdown(struct irq_data *d) 795{ 796 struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d); 797 798 nmk_gpio_irq_mask(d); 799 clk_disable(nmk_chip->clk); 800} 801 802static void nmk_gpio_irq_handler(struct irq_desc *desc) 803{ 804 struct irq_chip *host_chip = irq_desc_get_chip(desc); 805 struct gpio_chip *chip = irq_desc_get_handler_data(desc); 806 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 807 u32 status; 808 809 chained_irq_enter(host_chip, desc); 810 811 clk_enable(nmk_chip->clk); 812 status = readl(nmk_chip->addr + NMK_GPIO_IS); 813 clk_disable(nmk_chip->clk); 814 815 while (status) { 816 int bit = __ffs(status); 817 818 generic_handle_domain_irq(chip->irq.domain, bit); 819 status &= ~BIT(bit); 820 } 821 822 chained_irq_exit(host_chip, desc); 823} 824 825/* I/O Functions */ 826 827static int nmk_gpio_get_dir(struct gpio_chip *chip, unsigned offset) 828{ 829 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 830 int dir; 831 832 clk_enable(nmk_chip->clk); 833 834 dir = readl(nmk_chip->addr + NMK_GPIO_DIR) & BIT(offset); 835 836 clk_disable(nmk_chip->clk); 837 838 if (dir) 839 return GPIO_LINE_DIRECTION_OUT; 840 841 return GPIO_LINE_DIRECTION_IN; 842} 843 844static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset) 845{ 846 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 847 848 clk_enable(nmk_chip->clk); 849 850 writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRC); 851 852 clk_disable(nmk_chip->clk); 853 854 return 0; 855} 856 857static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset) 858{ 859 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 860 int value; 861 862 clk_enable(nmk_chip->clk); 863 864 value = !!(readl(nmk_chip->addr + NMK_GPIO_DAT) & BIT(offset)); 865 866 clk_disable(nmk_chip->clk); 867 868 return value; 869} 870 871static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset, 872 int val) 873{ 874 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 875 876 clk_enable(nmk_chip->clk); 877 878 __nmk_gpio_set_output(nmk_chip, offset, val); 879 880 clk_disable(nmk_chip->clk); 881} 882 883static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset, 884 int val) 885{ 886 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 887 888 clk_enable(nmk_chip->clk); 889 890 __nmk_gpio_make_output(nmk_chip, offset, val); 891 892 clk_disable(nmk_chip->clk); 893 894 return 0; 895} 896 897#ifdef CONFIG_DEBUG_FS 898static int nmk_gpio_get_mode(struct nmk_gpio_chip *nmk_chip, int offset) 899{ 900 u32 afunc, bfunc; 901 902 clk_enable(nmk_chip->clk); 903 904 afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & BIT(offset); 905 bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & BIT(offset); 906 907 clk_disable(nmk_chip->clk); 908 909 return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0); 910} 911 912#include <linux/seq_file.h> 913 914static void nmk_gpio_dbg_show_one(struct seq_file *s, 915 struct pinctrl_dev *pctldev, struct gpio_chip *chip, 916 unsigned offset, unsigned gpio) 917{ 918 const char *label = gpiochip_is_requested(chip, offset); 919 struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip); 920 int mode; 921 bool is_out; 922 bool data_out; 923 bool pull; 924 const char *modes[] = { 925 [NMK_GPIO_ALT_GPIO] = "gpio", 926 [NMK_GPIO_ALT_A] = "altA", 927 [NMK_GPIO_ALT_B] = "altB", 928 [NMK_GPIO_ALT_C] = "altC", 929 [NMK_GPIO_ALT_C+1] = "altC1", 930 [NMK_GPIO_ALT_C+2] = "altC2", 931 [NMK_GPIO_ALT_C+3] = "altC3", 932 [NMK_GPIO_ALT_C+4] = "altC4", 933 }; 934 935 clk_enable(nmk_chip->clk); 936 is_out = !!(readl(nmk_chip->addr + NMK_GPIO_DIR) & BIT(offset)); 937 pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & BIT(offset)); 938 data_out = !!(readl(nmk_chip->addr + NMK_GPIO_DAT) & BIT(offset)); 939 mode = nmk_gpio_get_mode(nmk_chip, offset); 940 if ((mode == NMK_GPIO_ALT_C) && pctldev) 941 mode = nmk_prcm_gpiocr_get_mode(pctldev, gpio); 942 943 if (is_out) { 944 seq_printf(s, " gpio-%-3d (%-20.20s) out %s %s", 945 gpio, 946 label ?: "(none)", 947 data_out ? "hi" : "lo", 948 (mode < 0) ? "unknown" : modes[mode]); 949 } else { 950 int irq = chip->to_irq(chip, offset); 951 const int pullidx = pull ? 1 : 0; 952 int val; 953 static const char * const pulls[] = { 954 "none ", 955 "pull enabled", 956 }; 957 958 seq_printf(s, " gpio-%-3d (%-20.20s) in %s %s", 959 gpio, 960 label ?: "(none)", 961 pulls[pullidx], 962 (mode < 0) ? "unknown" : modes[mode]); 963 964 val = nmk_gpio_get_input(chip, offset); 965 seq_printf(s, " VAL %d", val); 966 967 /* 968 * This races with request_irq(), set_irq_type(), 969 * and set_irq_wake() ... but those are "rare". 970 */ 971 if (irq > 0 && irq_has_action(irq)) { 972 char *trigger; 973 bool wake; 974 975 if (nmk_chip->edge_rising & BIT(offset)) 976 trigger = "edge-rising"; 977 else if (nmk_chip->edge_falling & BIT(offset)) 978 trigger = "edge-falling"; 979 else 980 trigger = "edge-undefined"; 981 982 wake = !!(nmk_chip->real_wake & BIT(offset)); 983 984 seq_printf(s, " irq-%d %s%s", 985 irq, trigger, wake ? " wakeup" : ""); 986 } 987 } 988 clk_disable(nmk_chip->clk); 989} 990 991static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip) 992{ 993 unsigned i; 994 unsigned gpio = chip->base; 995 996 for (i = 0; i < chip->ngpio; i++, gpio++) { 997 nmk_gpio_dbg_show_one(s, NULL, chip, i, gpio); 998 seq_printf(s, "\n"); 999 } 1000} 1001 1002#else 1003static inline void nmk_gpio_dbg_show_one(struct seq_file *s, 1004 struct pinctrl_dev *pctldev, 1005 struct gpio_chip *chip, 1006 unsigned offset, unsigned gpio) 1007{ 1008} 1009#define nmk_gpio_dbg_show NULL 1010#endif 1011 1012/* 1013 * We will allocate memory for the state container using devm* allocators 1014 * binding to the first device reaching this point, it doesn't matter if 1015 * it is the pin controller or GPIO driver. However we need to use the right 1016 * platform device when looking up resources so pay attention to pdev. 1017 */ 1018static struct nmk_gpio_chip *nmk_gpio_populate_chip(struct device_node *np, 1019 struct platform_device *pdev) 1020{ 1021 struct nmk_gpio_chip *nmk_chip; 1022 struct platform_device *gpio_pdev; 1023 struct gpio_chip *chip; 1024 struct resource *res; 1025 struct clk *clk; 1026 void __iomem *base; 1027 u32 id; 1028 1029 gpio_pdev = of_find_device_by_node(np); 1030 if (!gpio_pdev) { 1031 pr_err("populate \"%pOFn\": device not found\n", np); 1032 return ERR_PTR(-ENODEV); 1033 } 1034 if (of_property_read_u32(np, "gpio-bank", &id)) { 1035 dev_err(&pdev->dev, "populate: gpio-bank property not found\n"); 1036 platform_device_put(gpio_pdev); 1037 return ERR_PTR(-EINVAL); 1038 } 1039 1040 /* Already populated? */ 1041 nmk_chip = nmk_gpio_chips[id]; 1042 if (nmk_chip) { 1043 platform_device_put(gpio_pdev); 1044 return nmk_chip; 1045 } 1046 1047 nmk_chip = devm_kzalloc(&pdev->dev, sizeof(*nmk_chip), GFP_KERNEL); 1048 if (!nmk_chip) { 1049 platform_device_put(gpio_pdev); 1050 return ERR_PTR(-ENOMEM); 1051 } 1052 1053 nmk_chip->bank = id; 1054 chip = &nmk_chip->chip; 1055 chip->base = id * NMK_GPIO_PER_CHIP; 1056 chip->ngpio = NMK_GPIO_PER_CHIP; 1057 chip->label = dev_name(&gpio_pdev->dev); 1058 chip->parent = &gpio_pdev->dev; 1059 1060 res = platform_get_resource(gpio_pdev, IORESOURCE_MEM, 0); 1061 base = devm_ioremap_resource(&pdev->dev, res); 1062 if (IS_ERR(base)) { 1063 platform_device_put(gpio_pdev); 1064 return ERR_CAST(base); 1065 } 1066 nmk_chip->addr = base; 1067 1068 clk = clk_get(&gpio_pdev->dev, NULL); 1069 if (IS_ERR(clk)) { 1070 platform_device_put(gpio_pdev); 1071 return (void *) clk; 1072 } 1073 clk_prepare(clk); 1074 nmk_chip->clk = clk; 1075 1076 BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips)); 1077 nmk_gpio_chips[id] = nmk_chip; 1078 return nmk_chip; 1079} 1080 1081static int nmk_gpio_probe(struct platform_device *dev) 1082{ 1083 struct device_node *np = dev->dev.of_node; 1084 struct nmk_gpio_chip *nmk_chip; 1085 struct gpio_chip *chip; 1086 struct gpio_irq_chip *girq; 1087 struct irq_chip *irqchip; 1088 bool supports_sleepmode; 1089 int irq; 1090 int ret; 1091 1092 nmk_chip = nmk_gpio_populate_chip(np, dev); 1093 if (IS_ERR(nmk_chip)) { 1094 dev_err(&dev->dev, "could not populate nmk chip struct\n"); 1095 return PTR_ERR(nmk_chip); 1096 } 1097 1098 supports_sleepmode = 1099 of_property_read_bool(np, "st,supports-sleepmode"); 1100 1101 /* Correct platform device ID */ 1102 dev->id = nmk_chip->bank; 1103 1104 irq = platform_get_irq(dev, 0); 1105 if (irq < 0) 1106 return irq; 1107 1108 /* 1109 * The virt address in nmk_chip->addr is in the nomadik register space, 1110 * so we can simply convert the resource address, without remapping 1111 */ 1112 nmk_chip->sleepmode = supports_sleepmode; 1113 spin_lock_init(&nmk_chip->lock); 1114 1115 chip = &nmk_chip->chip; 1116 chip->parent = &dev->dev; 1117 chip->request = gpiochip_generic_request; 1118 chip->free = gpiochip_generic_free; 1119 chip->get_direction = nmk_gpio_get_dir; 1120 chip->direction_input = nmk_gpio_make_input; 1121 chip->get = nmk_gpio_get_input; 1122 chip->direction_output = nmk_gpio_make_output; 1123 chip->set = nmk_gpio_set_output; 1124 chip->dbg_show = nmk_gpio_dbg_show; 1125 chip->can_sleep = false; 1126 chip->owner = THIS_MODULE; 1127 1128 irqchip = &nmk_chip->irqchip; 1129 irqchip->irq_ack = nmk_gpio_irq_ack; 1130 irqchip->irq_mask = nmk_gpio_irq_mask; 1131 irqchip->irq_unmask = nmk_gpio_irq_unmask; 1132 irqchip->irq_set_type = nmk_gpio_irq_set_type; 1133 irqchip->irq_set_wake = nmk_gpio_irq_set_wake; 1134 irqchip->irq_startup = nmk_gpio_irq_startup; 1135 irqchip->irq_shutdown = nmk_gpio_irq_shutdown; 1136 irqchip->flags = IRQCHIP_MASK_ON_SUSPEND; 1137 irqchip->name = kasprintf(GFP_KERNEL, "nmk%u-%u-%u", 1138 dev->id, 1139 chip->base, 1140 chip->base + chip->ngpio - 1); 1141 1142 girq = &chip->irq; 1143 girq->chip = irqchip; 1144 girq->parent_handler = nmk_gpio_irq_handler; 1145 girq->num_parents = 1; 1146 girq->parents = devm_kcalloc(&dev->dev, 1, 1147 sizeof(*girq->parents), 1148 GFP_KERNEL); 1149 if (!girq->parents) 1150 return -ENOMEM; 1151 girq->parents[0] = irq; 1152 girq->default_type = IRQ_TYPE_NONE; 1153 girq->handler = handle_edge_irq; 1154 1155 clk_enable(nmk_chip->clk); 1156 nmk_chip->lowemi = readl_relaxed(nmk_chip->addr + NMK_GPIO_LOWEMI); 1157 clk_disable(nmk_chip->clk); 1158 1159 ret = gpiochip_add_data(chip, nmk_chip); 1160 if (ret) 1161 return ret; 1162 1163 platform_set_drvdata(dev, nmk_chip); 1164 1165 dev_info(&dev->dev, "chip registered\n"); 1166 1167 return 0; 1168} 1169 1170static int nmk_get_groups_cnt(struct pinctrl_dev *pctldev) 1171{ 1172 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1173 1174 return npct->soc->ngroups; 1175} 1176 1177static const char *nmk_get_group_name(struct pinctrl_dev *pctldev, 1178 unsigned selector) 1179{ 1180 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1181 1182 return npct->soc->groups[selector].name; 1183} 1184 1185static int nmk_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector, 1186 const unsigned **pins, 1187 unsigned *num_pins) 1188{ 1189 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1190 1191 *pins = npct->soc->groups[selector].pins; 1192 *num_pins = npct->soc->groups[selector].npins; 1193 return 0; 1194} 1195 1196static struct nmk_gpio_chip *find_nmk_gpio_from_pin(unsigned pin) 1197{ 1198 int i; 1199 struct nmk_gpio_chip *nmk_gpio; 1200 1201 for(i = 0; i < NMK_MAX_BANKS; i++) { 1202 nmk_gpio = nmk_gpio_chips[i]; 1203 if (!nmk_gpio) 1204 continue; 1205 if (pin >= nmk_gpio->chip.base && 1206 pin < nmk_gpio->chip.base + nmk_gpio->chip.ngpio) 1207 return nmk_gpio; 1208 } 1209 return NULL; 1210} 1211 1212static struct gpio_chip *find_gc_from_pin(unsigned pin) 1213{ 1214 struct nmk_gpio_chip *nmk_gpio = find_nmk_gpio_from_pin(pin); 1215 1216 if (nmk_gpio) 1217 return &nmk_gpio->chip; 1218 return NULL; 1219} 1220 1221static void nmk_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 1222 unsigned offset) 1223{ 1224 struct gpio_chip *chip = find_gc_from_pin(offset); 1225 1226 if (!chip) { 1227 seq_printf(s, "invalid pin offset"); 1228 return; 1229 } 1230 nmk_gpio_dbg_show_one(s, pctldev, chip, offset - chip->base, offset); 1231} 1232 1233static int nmk_dt_add_map_mux(struct pinctrl_map **map, unsigned *reserved_maps, 1234 unsigned *num_maps, const char *group, 1235 const char *function) 1236{ 1237 if (*num_maps == *reserved_maps) 1238 return -ENOSPC; 1239 1240 (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP; 1241 (*map)[*num_maps].data.mux.group = group; 1242 (*map)[*num_maps].data.mux.function = function; 1243 (*num_maps)++; 1244 1245 return 0; 1246} 1247 1248static int nmk_dt_add_map_configs(struct pinctrl_map **map, 1249 unsigned *reserved_maps, 1250 unsigned *num_maps, const char *group, 1251 unsigned long *configs, unsigned num_configs) 1252{ 1253 unsigned long *dup_configs; 1254 1255 if (*num_maps == *reserved_maps) 1256 return -ENOSPC; 1257 1258 dup_configs = kmemdup(configs, num_configs * sizeof(*dup_configs), 1259 GFP_KERNEL); 1260 if (!dup_configs) 1261 return -ENOMEM; 1262 1263 (*map)[*num_maps].type = PIN_MAP_TYPE_CONFIGS_PIN; 1264 1265 (*map)[*num_maps].data.configs.group_or_pin = group; 1266 (*map)[*num_maps].data.configs.configs = dup_configs; 1267 (*map)[*num_maps].data.configs.num_configs = num_configs; 1268 (*num_maps)++; 1269 1270 return 0; 1271} 1272 1273#define NMK_CONFIG_PIN(x, y) { .property = x, .config = y, } 1274#define NMK_CONFIG_PIN_ARRAY(x, y) { .property = x, .choice = y, \ 1275 .size = ARRAY_SIZE(y), } 1276 1277static const unsigned long nmk_pin_input_modes[] = { 1278 PIN_INPUT_NOPULL, 1279 PIN_INPUT_PULLUP, 1280 PIN_INPUT_PULLDOWN, 1281}; 1282 1283static const unsigned long nmk_pin_output_modes[] = { 1284 PIN_OUTPUT_LOW, 1285 PIN_OUTPUT_HIGH, 1286 PIN_DIR_OUTPUT, 1287}; 1288 1289static const unsigned long nmk_pin_sleep_modes[] = { 1290 PIN_SLEEPMODE_DISABLED, 1291 PIN_SLEEPMODE_ENABLED, 1292}; 1293 1294static const unsigned long nmk_pin_sleep_input_modes[] = { 1295 PIN_SLPM_INPUT_NOPULL, 1296 PIN_SLPM_INPUT_PULLUP, 1297 PIN_SLPM_INPUT_PULLDOWN, 1298 PIN_SLPM_DIR_INPUT, 1299}; 1300 1301static const unsigned long nmk_pin_sleep_output_modes[] = { 1302 PIN_SLPM_OUTPUT_LOW, 1303 PIN_SLPM_OUTPUT_HIGH, 1304 PIN_SLPM_DIR_OUTPUT, 1305}; 1306 1307static const unsigned long nmk_pin_sleep_wakeup_modes[] = { 1308 PIN_SLPM_WAKEUP_DISABLE, 1309 PIN_SLPM_WAKEUP_ENABLE, 1310}; 1311 1312static const unsigned long nmk_pin_gpio_modes[] = { 1313 PIN_GPIOMODE_DISABLED, 1314 PIN_GPIOMODE_ENABLED, 1315}; 1316 1317static const unsigned long nmk_pin_sleep_pdis_modes[] = { 1318 PIN_SLPM_PDIS_DISABLED, 1319 PIN_SLPM_PDIS_ENABLED, 1320}; 1321 1322struct nmk_cfg_param { 1323 const char *property; 1324 unsigned long config; 1325 const unsigned long *choice; 1326 int size; 1327}; 1328 1329static const struct nmk_cfg_param nmk_cfg_params[] = { 1330 NMK_CONFIG_PIN_ARRAY("ste,input", nmk_pin_input_modes), 1331 NMK_CONFIG_PIN_ARRAY("ste,output", nmk_pin_output_modes), 1332 NMK_CONFIG_PIN_ARRAY("ste,sleep", nmk_pin_sleep_modes), 1333 NMK_CONFIG_PIN_ARRAY("ste,sleep-input", nmk_pin_sleep_input_modes), 1334 NMK_CONFIG_PIN_ARRAY("ste,sleep-output", nmk_pin_sleep_output_modes), 1335 NMK_CONFIG_PIN_ARRAY("ste,sleep-wakeup", nmk_pin_sleep_wakeup_modes), 1336 NMK_CONFIG_PIN_ARRAY("ste,gpio", nmk_pin_gpio_modes), 1337 NMK_CONFIG_PIN_ARRAY("ste,sleep-pull-disable", nmk_pin_sleep_pdis_modes), 1338}; 1339 1340static int nmk_dt_pin_config(int index, int val, unsigned long *config) 1341{ 1342 if (nmk_cfg_params[index].choice == NULL) 1343 *config = nmk_cfg_params[index].config; 1344 else { 1345 /* test if out of range */ 1346 if (val < nmk_cfg_params[index].size) { 1347 *config = nmk_cfg_params[index].config | 1348 nmk_cfg_params[index].choice[val]; 1349 } 1350 } 1351 return 0; 1352} 1353 1354static const char *nmk_find_pin_name(struct pinctrl_dev *pctldev, const char *pin_name) 1355{ 1356 int i, pin_number; 1357 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1358 1359 if (sscanf((char *)pin_name, "GPIO%d", &pin_number) == 1) 1360 for (i = 0; i < npct->soc->npins; i++) 1361 if (npct->soc->pins[i].number == pin_number) 1362 return npct->soc->pins[i].name; 1363 return NULL; 1364} 1365 1366static bool nmk_pinctrl_dt_get_config(struct device_node *np, 1367 unsigned long *configs) 1368{ 1369 bool has_config = 0; 1370 unsigned long cfg = 0; 1371 int i, val, ret; 1372 1373 for (i = 0; i < ARRAY_SIZE(nmk_cfg_params); i++) { 1374 ret = of_property_read_u32(np, 1375 nmk_cfg_params[i].property, &val); 1376 if (ret != -EINVAL) { 1377 if (nmk_dt_pin_config(i, val, &cfg) == 0) { 1378 *configs |= cfg; 1379 has_config = 1; 1380 } 1381 } 1382 } 1383 1384 return has_config; 1385} 1386 1387static int nmk_pinctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev, 1388 struct device_node *np, 1389 struct pinctrl_map **map, 1390 unsigned *reserved_maps, 1391 unsigned *num_maps) 1392{ 1393 int ret; 1394 const char *function = NULL; 1395 unsigned long configs = 0; 1396 bool has_config = 0; 1397 struct property *prop; 1398 struct device_node *np_config; 1399 1400 ret = of_property_read_string(np, "function", &function); 1401 if (ret >= 0) { 1402 const char *group; 1403 1404 ret = of_property_count_strings(np, "groups"); 1405 if (ret < 0) 1406 goto exit; 1407 1408 ret = pinctrl_utils_reserve_map(pctldev, map, 1409 reserved_maps, 1410 num_maps, ret); 1411 if (ret < 0) 1412 goto exit; 1413 1414 of_property_for_each_string(np, "groups", prop, group) { 1415 ret = nmk_dt_add_map_mux(map, reserved_maps, num_maps, 1416 group, function); 1417 if (ret < 0) 1418 goto exit; 1419 } 1420 } 1421 1422 has_config = nmk_pinctrl_dt_get_config(np, &configs); 1423 np_config = of_parse_phandle(np, "ste,config", 0); 1424 if (np_config) 1425 has_config |= nmk_pinctrl_dt_get_config(np_config, &configs); 1426 if (has_config) { 1427 const char *gpio_name; 1428 const char *pin; 1429 1430 ret = of_property_count_strings(np, "pins"); 1431 if (ret < 0) 1432 goto exit; 1433 ret = pinctrl_utils_reserve_map(pctldev, map, 1434 reserved_maps, 1435 num_maps, ret); 1436 if (ret < 0) 1437 goto exit; 1438 1439 of_property_for_each_string(np, "pins", prop, pin) { 1440 gpio_name = nmk_find_pin_name(pctldev, pin); 1441 1442 ret = nmk_dt_add_map_configs(map, reserved_maps, 1443 num_maps, 1444 gpio_name, &configs, 1); 1445 if (ret < 0) 1446 goto exit; 1447 } 1448 } 1449 1450exit: 1451 return ret; 1452} 1453 1454static int nmk_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev, 1455 struct device_node *np_config, 1456 struct pinctrl_map **map, unsigned *num_maps) 1457{ 1458 unsigned reserved_maps; 1459 struct device_node *np; 1460 int ret; 1461 1462 reserved_maps = 0; 1463 *map = NULL; 1464 *num_maps = 0; 1465 1466 for_each_child_of_node(np_config, np) { 1467 ret = nmk_pinctrl_dt_subnode_to_map(pctldev, np, map, 1468 &reserved_maps, num_maps); 1469 if (ret < 0) { 1470 pinctrl_utils_free_map(pctldev, *map, *num_maps); 1471 of_node_put(np); 1472 return ret; 1473 } 1474 } 1475 1476 return 0; 1477} 1478 1479static const struct pinctrl_ops nmk_pinctrl_ops = { 1480 .get_groups_count = nmk_get_groups_cnt, 1481 .get_group_name = nmk_get_group_name, 1482 .get_group_pins = nmk_get_group_pins, 1483 .pin_dbg_show = nmk_pin_dbg_show, 1484 .dt_node_to_map = nmk_pinctrl_dt_node_to_map, 1485 .dt_free_map = pinctrl_utils_free_map, 1486}; 1487 1488static int nmk_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev) 1489{ 1490 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1491 1492 return npct->soc->nfunctions; 1493} 1494 1495static const char *nmk_pmx_get_func_name(struct pinctrl_dev *pctldev, 1496 unsigned function) 1497{ 1498 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1499 1500 return npct->soc->functions[function].name; 1501} 1502 1503static int nmk_pmx_get_func_groups(struct pinctrl_dev *pctldev, 1504 unsigned function, 1505 const char * const **groups, 1506 unsigned * const num_groups) 1507{ 1508 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1509 1510 *groups = npct->soc->functions[function].groups; 1511 *num_groups = npct->soc->functions[function].ngroups; 1512 1513 return 0; 1514} 1515 1516static int nmk_pmx_set(struct pinctrl_dev *pctldev, unsigned function, 1517 unsigned group) 1518{ 1519 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1520 const struct nmk_pingroup *g; 1521 static unsigned int slpm[NUM_BANKS]; 1522 unsigned long flags = 0; 1523 bool glitch; 1524 int ret = -EINVAL; 1525 int i; 1526 1527 g = &npct->soc->groups[group]; 1528 1529 if (g->altsetting < 0) 1530 return -EINVAL; 1531 1532 dev_dbg(npct->dev, "enable group %s, %u pins\n", g->name, g->npins); 1533 1534 /* 1535 * If we're setting altfunc C by setting both AFSLA and AFSLB to 1, 1536 * we may pass through an undesired state. In this case we take 1537 * some extra care. 1538 * 1539 * Safe sequence used to switch IOs between GPIO and Alternate-C mode: 1540 * - Save SLPM registers (since we have a shadow register in the 1541 * nmk_chip we're using that as backup) 1542 * - Set SLPM=0 for the IOs you want to switch and others to 1 1543 * - Configure the GPIO registers for the IOs that are being switched 1544 * - Set IOFORCE=1 1545 * - Modify the AFLSA/B registers for the IOs that are being switched 1546 * - Set IOFORCE=0 1547 * - Restore SLPM registers 1548 * - Any spurious wake up event during switch sequence to be ignored 1549 * and cleared 1550 * 1551 * We REALLY need to save ALL slpm registers, because the external 1552 * IOFORCE will switch *all* ports to their sleepmode setting to as 1553 * to avoid glitches. (Not just one port!) 1554 */ 1555 glitch = ((g->altsetting & NMK_GPIO_ALT_C) == NMK_GPIO_ALT_C); 1556 1557 if (glitch) { 1558 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags); 1559 1560 /* Initially don't put any pins to sleep when switching */ 1561 memset(slpm, 0xff, sizeof(slpm)); 1562 1563 /* 1564 * Then mask the pins that need to be sleeping now when we're 1565 * switching to the ALT C function. 1566 */ 1567 for (i = 0; i < g->npins; i++) 1568 slpm[g->pins[i] / NMK_GPIO_PER_CHIP] &= ~BIT(g->pins[i]); 1569 nmk_gpio_glitch_slpm_init(slpm); 1570 } 1571 1572 for (i = 0; i < g->npins; i++) { 1573 struct nmk_gpio_chip *nmk_chip; 1574 unsigned bit; 1575 1576 nmk_chip = find_nmk_gpio_from_pin(g->pins[i]); 1577 if (!nmk_chip) { 1578 dev_err(npct->dev, 1579 "invalid pin offset %d in group %s at index %d\n", 1580 g->pins[i], g->name, i); 1581 goto out_glitch; 1582 } 1583 dev_dbg(npct->dev, "setting pin %d to altsetting %d\n", g->pins[i], g->altsetting); 1584 1585 clk_enable(nmk_chip->clk); 1586 bit = g->pins[i] % NMK_GPIO_PER_CHIP; 1587 /* 1588 * If the pin is switching to altfunc, and there was an 1589 * interrupt installed on it which has been lazy disabled, 1590 * actually mask the interrupt to prevent spurious interrupts 1591 * that would occur while the pin is under control of the 1592 * peripheral. Only SKE does this. 1593 */ 1594 nmk_gpio_disable_lazy_irq(nmk_chip, bit); 1595 1596 __nmk_gpio_set_mode_safe(nmk_chip, bit, 1597 (g->altsetting & NMK_GPIO_ALT_C), glitch); 1598 clk_disable(nmk_chip->clk); 1599 1600 /* 1601 * Call PRCM GPIOCR config function in case ALTC 1602 * has been selected: 1603 * - If selection is a ALTCx, some bits in PRCM GPIOCR registers 1604 * must be set. 1605 * - If selection is pure ALTC and previous selection was ALTCx, 1606 * then some bits in PRCM GPIOCR registers must be cleared. 1607 */ 1608 if ((g->altsetting & NMK_GPIO_ALT_C) == NMK_GPIO_ALT_C) 1609 nmk_prcm_altcx_set_mode(npct, g->pins[i], 1610 g->altsetting >> NMK_GPIO_ALT_CX_SHIFT); 1611 } 1612 1613 /* When all pins are successfully reconfigured we get here */ 1614 ret = 0; 1615 1616out_glitch: 1617 if (glitch) { 1618 nmk_gpio_glitch_slpm_restore(slpm); 1619 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags); 1620 } 1621 1622 return ret; 1623} 1624 1625static int nmk_gpio_request_enable(struct pinctrl_dev *pctldev, 1626 struct pinctrl_gpio_range *range, 1627 unsigned offset) 1628{ 1629 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1630 struct nmk_gpio_chip *nmk_chip; 1631 struct gpio_chip *chip; 1632 unsigned bit; 1633 1634 if (!range) { 1635 dev_err(npct->dev, "invalid range\n"); 1636 return -EINVAL; 1637 } 1638 if (!range->gc) { 1639 dev_err(npct->dev, "missing GPIO chip in range\n"); 1640 return -EINVAL; 1641 } 1642 chip = range->gc; 1643 nmk_chip = gpiochip_get_data(chip); 1644 1645 dev_dbg(npct->dev, "enable pin %u as GPIO\n", offset); 1646 1647 clk_enable(nmk_chip->clk); 1648 bit = offset % NMK_GPIO_PER_CHIP; 1649 /* There is no glitch when converting any pin to GPIO */ 1650 __nmk_gpio_set_mode(nmk_chip, bit, NMK_GPIO_ALT_GPIO); 1651 clk_disable(nmk_chip->clk); 1652 1653 return 0; 1654} 1655 1656static void nmk_gpio_disable_free(struct pinctrl_dev *pctldev, 1657 struct pinctrl_gpio_range *range, 1658 unsigned offset) 1659{ 1660 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1661 1662 dev_dbg(npct->dev, "disable pin %u as GPIO\n", offset); 1663 /* Set the pin to some default state, GPIO is usually default */ 1664} 1665 1666static const struct pinmux_ops nmk_pinmux_ops = { 1667 .get_functions_count = nmk_pmx_get_funcs_cnt, 1668 .get_function_name = nmk_pmx_get_func_name, 1669 .get_function_groups = nmk_pmx_get_func_groups, 1670 .set_mux = nmk_pmx_set, 1671 .gpio_request_enable = nmk_gpio_request_enable, 1672 .gpio_disable_free = nmk_gpio_disable_free, 1673 .strict = true, 1674}; 1675 1676static int nmk_pin_config_get(struct pinctrl_dev *pctldev, unsigned pin, 1677 unsigned long *config) 1678{ 1679 /* Not implemented */ 1680 return -EINVAL; 1681} 1682 1683static int nmk_pin_config_set(struct pinctrl_dev *pctldev, unsigned pin, 1684 unsigned long *configs, unsigned num_configs) 1685{ 1686 static const char *pullnames[] = { 1687 [NMK_GPIO_PULL_NONE] = "none", 1688 [NMK_GPIO_PULL_UP] = "up", 1689 [NMK_GPIO_PULL_DOWN] = "down", 1690 [3] /* illegal */ = "??" 1691 }; 1692 static const char *slpmnames[] = { 1693 [NMK_GPIO_SLPM_INPUT] = "input/wakeup", 1694 [NMK_GPIO_SLPM_NOCHANGE] = "no-change/no-wakeup", 1695 }; 1696 struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 1697 struct nmk_gpio_chip *nmk_chip; 1698 unsigned bit; 1699 pin_cfg_t cfg; 1700 int pull, slpm, output, val, i; 1701 bool lowemi, gpiomode, sleep; 1702 1703 nmk_chip = find_nmk_gpio_from_pin(pin); 1704 if (!nmk_chip) { 1705 dev_err(npct->dev, 1706 "invalid pin offset %d\n", pin); 1707 return -EINVAL; 1708 } 1709 1710 for (i = 0; i < num_configs; i++) { 1711 /* 1712 * The pin config contains pin number and altfunction fields, 1713 * here we just ignore that part. It's being handled by the 1714 * framework and pinmux callback respectively. 1715 */ 1716 cfg = (pin_cfg_t) configs[i]; 1717 pull = PIN_PULL(cfg); 1718 slpm = PIN_SLPM(cfg); 1719 output = PIN_DIR(cfg); 1720 val = PIN_VAL(cfg); 1721 lowemi = PIN_LOWEMI(cfg); 1722 gpiomode = PIN_GPIOMODE(cfg); 1723 sleep = PIN_SLEEPMODE(cfg); 1724 1725 if (sleep) { 1726 int slpm_pull = PIN_SLPM_PULL(cfg); 1727 int slpm_output = PIN_SLPM_DIR(cfg); 1728 int slpm_val = PIN_SLPM_VAL(cfg); 1729 1730 /* All pins go into GPIO mode at sleep */ 1731 gpiomode = true; 1732 1733 /* 1734 * The SLPM_* values are normal values + 1 to allow zero 1735 * to mean "same as normal". 1736 */ 1737 if (slpm_pull) 1738 pull = slpm_pull - 1; 1739 if (slpm_output) 1740 output = slpm_output - 1; 1741 if (slpm_val) 1742 val = slpm_val - 1; 1743 1744 dev_dbg(nmk_chip->chip.parent, 1745 "pin %d: sleep pull %s, dir %s, val %s\n", 1746 pin, 1747 slpm_pull ? pullnames[pull] : "same", 1748 slpm_output ? (output ? "output" : "input") 1749 : "same", 1750 slpm_val ? (val ? "high" : "low") : "same"); 1751 } 1752 1753 dev_dbg(nmk_chip->chip.parent, 1754 "pin %d [%#lx]: pull %s, slpm %s (%s%s), lowemi %s\n", 1755 pin, cfg, pullnames[pull], slpmnames[slpm], 1756 output ? "output " : "input", 1757 output ? (val ? "high" : "low") : "", 1758 lowemi ? "on" : "off"); 1759 1760 clk_enable(nmk_chip->clk); 1761 bit = pin % NMK_GPIO_PER_CHIP; 1762 if (gpiomode) 1763 /* No glitch when going to GPIO mode */ 1764 __nmk_gpio_set_mode(nmk_chip, bit, NMK_GPIO_ALT_GPIO); 1765 if (output) 1766 __nmk_gpio_make_output(nmk_chip, bit, val); 1767 else { 1768 __nmk_gpio_make_input(nmk_chip, bit); 1769 __nmk_gpio_set_pull(nmk_chip, bit, pull); 1770 } 1771 /* TODO: isn't this only applicable on output pins? */ 1772 __nmk_gpio_set_lowemi(nmk_chip, bit, lowemi); 1773 1774 __nmk_gpio_set_slpm(nmk_chip, bit, slpm); 1775 clk_disable(nmk_chip->clk); 1776 } /* for each config */ 1777 1778 return 0; 1779} 1780 1781static const struct pinconf_ops nmk_pinconf_ops = { 1782 .pin_config_get = nmk_pin_config_get, 1783 .pin_config_set = nmk_pin_config_set, 1784}; 1785 1786static struct pinctrl_desc nmk_pinctrl_desc = { 1787 .name = "pinctrl-nomadik", 1788 .pctlops = &nmk_pinctrl_ops, 1789 .pmxops = &nmk_pinmux_ops, 1790 .confops = &nmk_pinconf_ops, 1791 .owner = THIS_MODULE, 1792}; 1793 1794static const struct of_device_id nmk_pinctrl_match[] = { 1795 { 1796 .compatible = "stericsson,stn8815-pinctrl", 1797 .data = (void *)PINCTRL_NMK_STN8815, 1798 }, 1799 { 1800 .compatible = "stericsson,db8500-pinctrl", 1801 .data = (void *)PINCTRL_NMK_DB8500, 1802 }, 1803 { 1804 .compatible = "stericsson,db8540-pinctrl", 1805 .data = (void *)PINCTRL_NMK_DB8540, 1806 }, 1807 {}, 1808}; 1809 1810#ifdef CONFIG_PM_SLEEP 1811static int nmk_pinctrl_suspend(struct device *dev) 1812{ 1813 struct nmk_pinctrl *npct; 1814 1815 npct = dev_get_drvdata(dev); 1816 if (!npct) 1817 return -EINVAL; 1818 1819 return pinctrl_force_sleep(npct->pctl); 1820} 1821 1822static int nmk_pinctrl_resume(struct device *dev) 1823{ 1824 struct nmk_pinctrl *npct; 1825 1826 npct = dev_get_drvdata(dev); 1827 if (!npct) 1828 return -EINVAL; 1829 1830 return pinctrl_force_default(npct->pctl); 1831} 1832#endif 1833 1834static int nmk_pinctrl_probe(struct platform_device *pdev) 1835{ 1836 const struct of_device_id *match; 1837 struct device_node *np = pdev->dev.of_node; 1838 struct device_node *prcm_np; 1839 struct nmk_pinctrl *npct; 1840 unsigned int version = 0; 1841 int i; 1842 1843 npct = devm_kzalloc(&pdev->dev, sizeof(*npct), GFP_KERNEL); 1844 if (!npct) 1845 return -ENOMEM; 1846 1847 match = of_match_device(nmk_pinctrl_match, &pdev->dev); 1848 if (!match) 1849 return -ENODEV; 1850 version = (unsigned int) match->data; 1851 1852 /* Poke in other ASIC variants here */ 1853 if (version == PINCTRL_NMK_STN8815) 1854 nmk_pinctrl_stn8815_init(&npct->soc); 1855 if (version == PINCTRL_NMK_DB8500) 1856 nmk_pinctrl_db8500_init(&npct->soc); 1857 if (version == PINCTRL_NMK_DB8540) 1858 nmk_pinctrl_db8540_init(&npct->soc); 1859 1860 /* 1861 * Since we depend on the GPIO chips to provide clock and register base 1862 * for the pin control operations, make sure that we have these 1863 * populated before we continue. Follow the phandles to instantiate 1864 * them. The GPIO portion of the actual hardware may be probed before 1865 * or after this point: it shouldn't matter as the APIs are orthogonal. 1866 */ 1867 for (i = 0; i < NMK_MAX_BANKS; i++) { 1868 struct device_node *gpio_np; 1869 struct nmk_gpio_chip *nmk_chip; 1870 1871 gpio_np = of_parse_phandle(np, "nomadik-gpio-chips", i); 1872 if (gpio_np) { 1873 dev_info(&pdev->dev, 1874 "populate NMK GPIO %d \"%pOFn\"\n", 1875 i, gpio_np); 1876 nmk_chip = nmk_gpio_populate_chip(gpio_np, pdev); 1877 if (IS_ERR(nmk_chip)) 1878 dev_err(&pdev->dev, 1879 "could not populate nmk chip struct " 1880 "- continue anyway\n"); 1881 of_node_put(gpio_np); 1882 } 1883 } 1884 1885 prcm_np = of_parse_phandle(np, "prcm", 0); 1886 if (prcm_np) { 1887 npct->prcm_base = of_iomap(prcm_np, 0); 1888 of_node_put(prcm_np); 1889 } 1890 if (!npct->prcm_base) { 1891 if (version == PINCTRL_NMK_STN8815) { 1892 dev_info(&pdev->dev, 1893 "No PRCM base, " 1894 "assuming no ALT-Cx control is available\n"); 1895 } else { 1896 dev_err(&pdev->dev, "missing PRCM base address\n"); 1897 return -EINVAL; 1898 } 1899 } 1900 1901 nmk_pinctrl_desc.pins = npct->soc->pins; 1902 nmk_pinctrl_desc.npins = npct->soc->npins; 1903 npct->dev = &pdev->dev; 1904 1905 npct->pctl = devm_pinctrl_register(&pdev->dev, &nmk_pinctrl_desc, npct); 1906 if (IS_ERR(npct->pctl)) { 1907 dev_err(&pdev->dev, "could not register Nomadik pinctrl driver\n"); 1908 return PTR_ERR(npct->pctl); 1909 } 1910 1911 platform_set_drvdata(pdev, npct); 1912 dev_info(&pdev->dev, "initialized Nomadik pin control driver\n"); 1913 1914 return 0; 1915} 1916 1917static const struct of_device_id nmk_gpio_match[] = { 1918 { .compatible = "st,nomadik-gpio", }, 1919 {} 1920}; 1921 1922static struct platform_driver nmk_gpio_driver = { 1923 .driver = { 1924 .name = "gpio", 1925 .of_match_table = nmk_gpio_match, 1926 }, 1927 .probe = nmk_gpio_probe, 1928}; 1929 1930static SIMPLE_DEV_PM_OPS(nmk_pinctrl_pm_ops, 1931 nmk_pinctrl_suspend, 1932 nmk_pinctrl_resume); 1933 1934static struct platform_driver nmk_pinctrl_driver = { 1935 .driver = { 1936 .name = "pinctrl-nomadik", 1937 .of_match_table = nmk_pinctrl_match, 1938 .pm = &nmk_pinctrl_pm_ops, 1939 }, 1940 .probe = nmk_pinctrl_probe, 1941}; 1942 1943static int __init nmk_gpio_init(void) 1944{ 1945 return platform_driver_register(&nmk_gpio_driver); 1946} 1947subsys_initcall(nmk_gpio_init); 1948 1949static int __init nmk_pinctrl_init(void) 1950{ 1951 return platform_driver_register(&nmk_pinctrl_driver); 1952} 1953core_initcall(nmk_pinctrl_init);