cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

soc-imx8m.c (5071B)


      1// SPDX-License-Identifier: GPL-2.0
      2/*
      3 * Copyright 2019 NXP.
      4 */
      5
      6#include <linux/init.h>
      7#include <linux/io.h>
      8#include <linux/of_address.h>
      9#include <linux/slab.h>
     10#include <linux/sys_soc.h>
     11#include <linux/platform_device.h>
     12#include <linux/arm-smccc.h>
     13#include <linux/of.h>
     14
     15#define REV_B1				0x21
     16
     17#define IMX8MQ_SW_INFO_B1		0x40
     18#define IMX8MQ_SW_MAGIC_B1		0xff0055aa
     19
     20#define IMX_SIP_GET_SOC_INFO		0xc2000006
     21
     22#define OCOTP_UID_LOW			0x410
     23#define OCOTP_UID_HIGH			0x420
     24
     25#define IMX8MP_OCOTP_UID_OFFSET		0x10
     26
     27/* Same as ANADIG_DIGPROG_IMX7D */
     28#define ANADIG_DIGPROG_IMX8MM	0x800
     29
     30struct imx8_soc_data {
     31	char *name;
     32	u32 (*soc_revision)(void);
     33};
     34
     35static u64 soc_uid;
     36
     37#ifdef CONFIG_HAVE_ARM_SMCCC
     38static u32 imx8mq_soc_revision_from_atf(void)
     39{
     40	struct arm_smccc_res res;
     41
     42	arm_smccc_smc(IMX_SIP_GET_SOC_INFO, 0, 0, 0, 0, 0, 0, 0, &res);
     43
     44	if (res.a0 == SMCCC_RET_NOT_SUPPORTED)
     45		return 0;
     46	else
     47		return res.a0 & 0xff;
     48}
     49#else
     50static inline u32 imx8mq_soc_revision_from_atf(void) { return 0; };
     51#endif
     52
     53static u32 __init imx8mq_soc_revision(void)
     54{
     55	struct device_node *np;
     56	void __iomem *ocotp_base;
     57	u32 magic;
     58	u32 rev;
     59
     60	np = of_find_compatible_node(NULL, NULL, "fsl,imx8mq-ocotp");
     61	if (!np)
     62		return 0;
     63
     64	ocotp_base = of_iomap(np, 0);
     65	WARN_ON(!ocotp_base);
     66
     67	/*
     68	 * SOC revision on older imx8mq is not available in fuses so query
     69	 * the value from ATF instead.
     70	 */
     71	rev = imx8mq_soc_revision_from_atf();
     72	if (!rev) {
     73		magic = readl_relaxed(ocotp_base + IMX8MQ_SW_INFO_B1);
     74		if (magic == IMX8MQ_SW_MAGIC_B1)
     75			rev = REV_B1;
     76	}
     77
     78	soc_uid = readl_relaxed(ocotp_base + OCOTP_UID_HIGH);
     79	soc_uid <<= 32;
     80	soc_uid |= readl_relaxed(ocotp_base + OCOTP_UID_LOW);
     81
     82	iounmap(ocotp_base);
     83	of_node_put(np);
     84
     85	return rev;
     86}
     87
     88static void __init imx8mm_soc_uid(void)
     89{
     90	void __iomem *ocotp_base;
     91	struct device_node *np;
     92	u32 offset = of_machine_is_compatible("fsl,imx8mp") ?
     93		     IMX8MP_OCOTP_UID_OFFSET : 0;
     94
     95	np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-ocotp");
     96	if (!np)
     97		return;
     98
     99	ocotp_base = of_iomap(np, 0);
    100	WARN_ON(!ocotp_base);
    101
    102	soc_uid = readl_relaxed(ocotp_base + OCOTP_UID_HIGH + offset);
    103	soc_uid <<= 32;
    104	soc_uid |= readl_relaxed(ocotp_base + OCOTP_UID_LOW + offset);
    105
    106	iounmap(ocotp_base);
    107	of_node_put(np);
    108}
    109
    110static u32 __init imx8mm_soc_revision(void)
    111{
    112	struct device_node *np;
    113	void __iomem *anatop_base;
    114	u32 rev;
    115
    116	np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-anatop");
    117	if (!np)
    118		return 0;
    119
    120	anatop_base = of_iomap(np, 0);
    121	WARN_ON(!anatop_base);
    122
    123	rev = readl_relaxed(anatop_base + ANADIG_DIGPROG_IMX8MM);
    124
    125	iounmap(anatop_base);
    126	of_node_put(np);
    127
    128	imx8mm_soc_uid();
    129
    130	return rev;
    131}
    132
    133static const struct imx8_soc_data imx8mq_soc_data = {
    134	.name = "i.MX8MQ",
    135	.soc_revision = imx8mq_soc_revision,
    136};
    137
    138static const struct imx8_soc_data imx8mm_soc_data = {
    139	.name = "i.MX8MM",
    140	.soc_revision = imx8mm_soc_revision,
    141};
    142
    143static const struct imx8_soc_data imx8mn_soc_data = {
    144	.name = "i.MX8MN",
    145	.soc_revision = imx8mm_soc_revision,
    146};
    147
    148static const struct imx8_soc_data imx8mp_soc_data = {
    149	.name = "i.MX8MP",
    150	.soc_revision = imx8mm_soc_revision,
    151};
    152
    153static __maybe_unused const struct of_device_id imx8_soc_match[] = {
    154	{ .compatible = "fsl,imx8mq", .data = &imx8mq_soc_data, },
    155	{ .compatible = "fsl,imx8mm", .data = &imx8mm_soc_data, },
    156	{ .compatible = "fsl,imx8mn", .data = &imx8mn_soc_data, },
    157	{ .compatible = "fsl,imx8mp", .data = &imx8mp_soc_data, },
    158	{ }
    159};
    160
    161#define imx8_revision(soc_rev) \
    162	soc_rev ? \
    163	kasprintf(GFP_KERNEL, "%d.%d", (soc_rev >> 4) & 0xf,  soc_rev & 0xf) : \
    164	"unknown"
    165
    166static int __init imx8_soc_init(void)
    167{
    168	struct soc_device_attribute *soc_dev_attr;
    169	struct soc_device *soc_dev;
    170	const struct of_device_id *id;
    171	u32 soc_rev = 0;
    172	const struct imx8_soc_data *data;
    173	int ret;
    174
    175	soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
    176	if (!soc_dev_attr)
    177		return -ENOMEM;
    178
    179	soc_dev_attr->family = "Freescale i.MX";
    180
    181	ret = of_property_read_string(of_root, "model", &soc_dev_attr->machine);
    182	if (ret)
    183		goto free_soc;
    184
    185	id = of_match_node(imx8_soc_match, of_root);
    186	if (!id) {
    187		ret = -ENODEV;
    188		goto free_soc;
    189	}
    190
    191	data = id->data;
    192	if (data) {
    193		soc_dev_attr->soc_id = data->name;
    194		if (data->soc_revision)
    195			soc_rev = data->soc_revision();
    196	}
    197
    198	soc_dev_attr->revision = imx8_revision(soc_rev);
    199	if (!soc_dev_attr->revision) {
    200		ret = -ENOMEM;
    201		goto free_soc;
    202	}
    203
    204	soc_dev_attr->serial_number = kasprintf(GFP_KERNEL, "%016llX", soc_uid);
    205	if (!soc_dev_attr->serial_number) {
    206		ret = -ENOMEM;
    207		goto free_rev;
    208	}
    209
    210	soc_dev = soc_device_register(soc_dev_attr);
    211	if (IS_ERR(soc_dev)) {
    212		ret = PTR_ERR(soc_dev);
    213		goto free_serial_number;
    214	}
    215
    216	pr_info("SoC: %s revision %s\n", soc_dev_attr->soc_id,
    217		soc_dev_attr->revision);
    218
    219	if (IS_ENABLED(CONFIG_ARM_IMX_CPUFREQ_DT))
    220		platform_device_register_simple("imx-cpufreq-dt", -1, NULL, 0);
    221
    222	return 0;
    223
    224free_serial_number:
    225	kfree(soc_dev_attr->serial_number);
    226free_rev:
    227	if (strcmp(soc_dev_attr->revision, "unknown"))
    228		kfree(soc_dev_attr->revision);
    229free_soc:
    230	kfree(soc_dev_attr);
    231	return ret;
    232}
    233device_initcall(imx8_soc_init);