cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

qcom_scm.h (4190B)


      1/* SPDX-License-Identifier: GPL-2.0-only */
      2/* Copyright (c) 2010-2015, 2018-2019 The Linux Foundation. All rights reserved.
      3 * Copyright (C) 2015 Linaro Ltd.
      4 */
      5#ifndef __QCOM_SCM_H
      6#define __QCOM_SCM_H
      7
      8#include <linux/err.h>
      9#include <linux/types.h>
     10#include <linux/cpumask.h>
     11
     12#define QCOM_SCM_VERSION(major, minor)	(((major) << 16) | ((minor) & 0xFF))
     13#define QCOM_SCM_CPU_PWR_DOWN_L2_ON	0x0
     14#define QCOM_SCM_CPU_PWR_DOWN_L2_OFF	0x1
     15#define QCOM_SCM_HDCP_MAX_REQ_CNT	5
     16
     17struct qcom_scm_hdcp_req {
     18	u32 addr;
     19	u32 val;
     20};
     21
     22struct qcom_scm_vmperm {
     23	int vmid;
     24	int perm;
     25};
     26
     27enum qcom_scm_ocmem_client {
     28	QCOM_SCM_OCMEM_UNUSED_ID = 0x0,
     29	QCOM_SCM_OCMEM_GRAPHICS_ID,
     30	QCOM_SCM_OCMEM_VIDEO_ID,
     31	QCOM_SCM_OCMEM_LP_AUDIO_ID,
     32	QCOM_SCM_OCMEM_SENSORS_ID,
     33	QCOM_SCM_OCMEM_OTHER_OS_ID,
     34	QCOM_SCM_OCMEM_DEBUG_ID,
     35};
     36
     37enum qcom_scm_sec_dev_id {
     38	QCOM_SCM_MDSS_DEV_ID    = 1,
     39	QCOM_SCM_OCMEM_DEV_ID   = 5,
     40	QCOM_SCM_PCIE0_DEV_ID   = 11,
     41	QCOM_SCM_PCIE1_DEV_ID   = 12,
     42	QCOM_SCM_GFX_DEV_ID     = 18,
     43	QCOM_SCM_UFS_DEV_ID     = 19,
     44	QCOM_SCM_ICE_DEV_ID     = 20,
     45};
     46
     47enum qcom_scm_ice_cipher {
     48	QCOM_SCM_ICE_CIPHER_AES_128_XTS = 0,
     49	QCOM_SCM_ICE_CIPHER_AES_128_CBC = 1,
     50	QCOM_SCM_ICE_CIPHER_AES_256_XTS = 3,
     51	QCOM_SCM_ICE_CIPHER_AES_256_CBC = 4,
     52};
     53
     54#define QCOM_SCM_VMID_HLOS       0x3
     55#define QCOM_SCM_VMID_MSS_MSA    0xF
     56#define QCOM_SCM_VMID_WLAN       0x18
     57#define QCOM_SCM_VMID_WLAN_CE    0x19
     58#define QCOM_SCM_PERM_READ       0x4
     59#define QCOM_SCM_PERM_WRITE      0x2
     60#define QCOM_SCM_PERM_EXEC       0x1
     61#define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE)
     62#define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC)
     63
     64extern bool qcom_scm_is_available(void);
     65
     66extern int qcom_scm_set_cold_boot_addr(void *entry);
     67extern int qcom_scm_set_warm_boot_addr(void *entry);
     68extern void qcom_scm_cpu_power_down(u32 flags);
     69extern int qcom_scm_set_remote_state(u32 state, u32 id);
     70
     71struct qcom_scm_pas_metadata {
     72	void *ptr;
     73	dma_addr_t phys;
     74	ssize_t size;
     75};
     76
     77extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
     78				   size_t size,
     79				   struct qcom_scm_pas_metadata *ctx);
     80void qcom_scm_pas_metadata_release(struct qcom_scm_pas_metadata *ctx);
     81extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
     82				  phys_addr_t size);
     83extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
     84extern int qcom_scm_pas_shutdown(u32 peripheral);
     85extern bool qcom_scm_pas_supported(u32 peripheral);
     86
     87extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val);
     88extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val);
     89
     90extern bool qcom_scm_restore_sec_cfg_available(void);
     91extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
     92extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
     93extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
     94extern int qcom_scm_iommu_set_cp_pool_size(u32 spare, u32 size);
     95extern int qcom_scm_mem_protect_video_var(u32 cp_start, u32 cp_size,
     96					  u32 cp_nonpixel_start,
     97					  u32 cp_nonpixel_size);
     98extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
     99			       unsigned int *src,
    100			       const struct qcom_scm_vmperm *newvm,
    101			       unsigned int dest_cnt);
    102
    103extern bool qcom_scm_ocmem_lock_available(void);
    104extern int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset,
    105			       u32 size, u32 mode);
    106extern int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id, u32 offset,
    107				 u32 size);
    108
    109extern bool qcom_scm_ice_available(void);
    110extern int qcom_scm_ice_invalidate_key(u32 index);
    111extern int qcom_scm_ice_set_key(u32 index, const u8 *key, u32 key_size,
    112				enum qcom_scm_ice_cipher cipher,
    113				u32 data_unit_size);
    114
    115extern bool qcom_scm_hdcp_available(void);
    116extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
    117			     u32 *resp);
    118
    119extern int qcom_scm_iommu_set_pt_format(u32 sec_id, u32 ctx_num, u32 pt_fmt);
    120extern int qcom_scm_qsmmu500_wait_safe_toggle(bool en);
    121
    122extern int qcom_scm_lmh_dcvsh(u32 payload_fn, u32 payload_reg, u32 payload_val,
    123			      u64 limit_node, u32 node_id, u64 version);
    124extern int qcom_scm_lmh_profile_change(u32 profile_id);
    125extern bool qcom_scm_lmh_dcvsh_available(void);
    126
    127#endif