cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

rt5645.h (77073B)


      1/* SPDX-License-Identifier: GPL-2.0-only */
      2/*
      3 * rt5645.h  --  RT5645 ALSA SoC audio driver
      4 *
      5 * Copyright 2013 Realtek Microelectronics
      6 * Author: Bard Liao <bardliao@realtek.com>
      7 */
      8
      9#ifndef __RT5645_H__
     10#define __RT5645_H__
     11
     12/* Info */
     13#define RT5645_RESET				0x00
     14#define RT5645_VENDOR_ID			0xfd
     15#define RT5645_VENDOR_ID1			0xfe
     16#define RT5645_VENDOR_ID2			0xff
     17/*  I/O - Output */
     18#define RT5645_SPK_VOL				0x01
     19#define RT5645_HP_VOL				0x02
     20#define RT5645_LOUT1				0x03
     21#define RT5645_LOUT_CTRL			0x05
     22/* I/O - Input */
     23#define RT5645_IN1_CTRL1			0x0a
     24#define RT5645_IN1_CTRL2			0x0b
     25#define RT5645_IN1_CTRL3			0x0c
     26#define RT5645_IN2_CTRL				0x0d
     27#define RT5645_INL1_INR1_VOL			0x0f
     28#define RT5645_SPK_FUNC_LIM			0x14
     29#define RT5645_ADJ_HPF_CTRL			0x16
     30/* I/O - ADC/DAC/DMIC */
     31#define RT5645_DAC1_DIG_VOL			0x19
     32#define RT5645_DAC2_DIG_VOL			0x1a
     33#define RT5645_DAC_CTRL				0x1b
     34#define RT5645_STO1_ADC_DIG_VOL			0x1c
     35#define RT5645_MONO_ADC_DIG_VOL			0x1d
     36#define RT5645_ADC_BST_VOL1			0x1e
     37#define RT5645_ADC_BST_VOL2			0x20
     38/* Mixer - D-D */
     39#define RT5645_STO1_ADC_MIXER			0x27
     40#define RT5645_MONO_ADC_MIXER			0x28
     41#define RT5645_AD_DA_MIXER			0x29
     42#define RT5645_STO_DAC_MIXER			0x2a
     43#define RT5645_MONO_DAC_MIXER			0x2b
     44#define RT5645_DIG_MIXER			0x2c
     45#define RT5650_A_DAC_SOUR			0x2d
     46#define RT5645_DIG_INF1_DATA			0x2f
     47/* Mixer - PDM */
     48#define RT5645_PDM_OUT_CTRL			0x31
     49/* Mixer - ADC */
     50#define RT5645_REC_L1_MIXER			0x3b
     51#define RT5645_REC_L2_MIXER			0x3c
     52#define RT5645_REC_R1_MIXER			0x3d
     53#define RT5645_REC_R2_MIXER			0x3e
     54/* Mixer - DAC */
     55#define RT5645_HPMIXL_CTRL			0x3f
     56#define RT5645_HPOMIXL_CTRL			0x40
     57#define RT5645_HPMIXR_CTRL			0x41
     58#define RT5645_HPOMIXR_CTRL			0x42
     59#define RT5645_HPO_MIXER			0x45
     60#define RT5645_SPK_L_MIXER			0x46
     61#define RT5645_SPK_R_MIXER			0x47
     62#define RT5645_SPO_MIXER			0x48
     63#define RT5645_SPO_CLSD_RATIO			0x4a
     64#define RT5645_OUT_L_GAIN1			0x4d
     65#define RT5645_OUT_L_GAIN2			0x4e
     66#define RT5645_OUT_L1_MIXER			0x4f
     67#define RT5645_OUT_R_GAIN1			0x50
     68#define RT5645_OUT_R_GAIN2			0x51
     69#define RT5645_OUT_R1_MIXER			0x52
     70#define RT5645_LOUT_MIXER			0x53
     71/* Haptic */
     72#define RT5645_HAPTIC_CTRL1			0x56
     73#define RT5645_HAPTIC_CTRL2			0x57
     74#define RT5645_HAPTIC_CTRL3			0x58
     75#define RT5645_HAPTIC_CTRL4			0x59
     76#define RT5645_HAPTIC_CTRL5			0x5a
     77#define RT5645_HAPTIC_CTRL6			0x5b
     78#define RT5645_HAPTIC_CTRL7			0x5c
     79#define RT5645_HAPTIC_CTRL8			0x5d
     80#define RT5645_HAPTIC_CTRL9			0x5e
     81#define RT5645_HAPTIC_CTRL10			0x5f
     82/* Power */
     83#define RT5645_PWR_DIG1				0x61
     84#define RT5645_PWR_DIG2				0x62
     85#define RT5645_PWR_ANLG1			0x63
     86#define RT5645_PWR_ANLG2			0x64
     87#define RT5645_PWR_MIXER			0x65
     88#define RT5645_PWR_VOL				0x66
     89/* Private Register Control */
     90#define RT5645_PRIV_INDEX			0x6a
     91#define RT5645_PRIV_DATA			0x6c
     92/* Format - ADC/DAC */
     93#define RT5645_I2S1_SDP				0x70
     94#define RT5645_I2S2_SDP				0x71
     95#define RT5645_ADDA_CLK1			0x73
     96#define RT5645_ADDA_CLK2			0x74
     97#define RT5645_DMIC_CTRL1			0x75
     98#define RT5645_DMIC_CTRL2			0x76
     99/* Format - TDM Control */
    100#define RT5645_TDM_CTRL_1			0x77
    101#define RT5645_TDM_CTRL_2			0x78
    102#define RT5645_TDM_CTRL_3			0x79
    103#define RT5650_TDM_CTRL_4			0x7a
    104
    105/* Function - Analog */
    106#define RT5645_GLB_CLK				0x80
    107#define RT5645_PLL_CTRL1			0x81
    108#define RT5645_PLL_CTRL2			0x82
    109#define RT5645_ASRC_1				0x83
    110#define RT5645_ASRC_2				0x84
    111#define RT5645_ASRC_3				0x85
    112#define RT5645_ASRC_4				0x8a
    113#define RT5645_DEPOP_M1				0x8e
    114#define RT5645_DEPOP_M2				0x8f
    115#define RT5645_DEPOP_M3				0x90
    116#define RT5645_CHARGE_PUMP			0x91
    117#define RT5645_MICBIAS				0x93
    118#define RT5645_A_JD_CTRL1			0x94
    119#define RT5645_VAD_CTRL4			0x9d
    120#define RT5645_CLSD_OUT_CTRL			0xa0
    121/* Function - Digital */
    122#define RT5645_ADC_EQ_CTRL1			0xae
    123#define RT5645_ADC_EQ_CTRL2			0xaf
    124#define RT5645_EQ_CTRL1				0xb0
    125#define RT5645_EQ_CTRL2				0xb1
    126#define RT5645_ALC_CTRL_1			0xb3
    127#define RT5645_ALC_CTRL_2			0xb4
    128#define RT5645_ALC_CTRL_3			0xb5
    129#define RT5645_ALC_CTRL_4			0xb6
    130#define RT5645_ALC_CTRL_5			0xb7
    131#define RT5645_JD_CTRL				0xbb
    132#define RT5645_IRQ_CTRL1			0xbc
    133#define RT5645_IRQ_CTRL2			0xbd
    134#define RT5645_IRQ_CTRL3			0xbe
    135#define RT5645_INT_IRQ_ST			0xbf
    136#define RT5645_GPIO_CTRL1			0xc0
    137#define RT5645_GPIO_CTRL2			0xc1
    138#define RT5645_GPIO_CTRL3			0xc2
    139#define RT5645_BASS_BACK			0xcf
    140#define RT5645_MP3_PLUS1			0xd0
    141#define RT5645_MP3_PLUS2			0xd1
    142#define RT5645_ADJ_HPF1				0xd3
    143#define RT5645_ADJ_HPF2				0xd4
    144#define RT5645_HP_CALIB_AMP_DET			0xd6
    145#define RT5645_SV_ZCD1				0xd9
    146#define RT5645_SV_ZCD2				0xda
    147#define RT5645_IL_CMD				0xdb
    148#define RT5645_IL_CMD2				0xdc
    149#define RT5645_IL_CMD3				0xdd
    150#define RT5650_4BTN_IL_CMD1			0xdf
    151#define RT5650_4BTN_IL_CMD2			0xe0
    152#define RT5645_DRC1_HL_CTRL1			0xe7
    153#define RT5645_DRC2_HL_CTRL1			0xe9
    154#define RT5645_MUTI_DRC_CTRL1			0xea
    155#define RT5645_ADC_MONO_HP_CTRL1		0xec
    156#define RT5645_ADC_MONO_HP_CTRL2		0xed
    157#define RT5645_DRC2_CTRL1			0xf0
    158#define RT5645_DRC2_CTRL2			0xf1
    159#define RT5645_DRC2_CTRL3			0xf2
    160#define RT5645_DRC2_CTRL4			0xf3
    161#define RT5645_DRC2_CTRL5			0xf4
    162#define RT5645_JD_CTRL3				0xf8
    163#define RT5645_JD_CTRL4				0xf9
    164/* General Control */
    165#define RT5645_GEN_CTRL1			0xfa
    166#define RT5645_GEN_CTRL2			0xfb
    167#define RT5645_GEN_CTRL3			0xfc
    168
    169
    170/* Index of Codec Private Register definition */
    171#define RT5645_DIG_VOL				0x00
    172#define RT5645_PR_ALC_CTRL_1			0x01
    173#define RT5645_PR_ALC_CTRL_2			0x02
    174#define RT5645_PR_ALC_CTRL_3			0x03
    175#define RT5645_PR_ALC_CTRL_4			0x04
    176#define RT5645_PR_ALC_CTRL_5			0x05
    177#define RT5645_PR_ALC_CTRL_6			0x06
    178#define RT5645_BIAS_CUR1			0x12
    179#define RT5645_BIAS_CUR3			0x14
    180#define RT5645_CLSD_INT_REG1			0x1c
    181#define RT5645_MAMP_INT_REG2			0x37
    182#define RT5645_CHOP_DAC_ADC			0x3d
    183#define RT5645_MIXER_INT_REG			0x3f
    184#define RT5645_3D_SPK				0x63
    185#define RT5645_WND_1				0x6c
    186#define RT5645_WND_2				0x6d
    187#define RT5645_WND_3				0x6e
    188#define RT5645_WND_4				0x6f
    189#define RT5645_WND_5				0x70
    190#define RT5645_WND_8				0x73
    191#define RT5645_DIP_SPK_INF			0x75
    192#define RT5645_HP_DCC_INT1			0x77
    193#define RT5645_EQ_BW_LOP			0xa0
    194#define RT5645_EQ_GN_LOP			0xa1
    195#define RT5645_EQ_FC_BP1			0xa2
    196#define RT5645_EQ_BW_BP1			0xa3
    197#define RT5645_EQ_GN_BP1			0xa4
    198#define RT5645_EQ_FC_BP2			0xa5
    199#define RT5645_EQ_BW_BP2			0xa6
    200#define RT5645_EQ_GN_BP2			0xa7
    201#define RT5645_EQ_FC_BP3			0xa8
    202#define RT5645_EQ_BW_BP3			0xa9
    203#define RT5645_EQ_GN_BP3			0xaa
    204#define RT5645_EQ_FC_BP4			0xab
    205#define RT5645_EQ_BW_BP4			0xac
    206#define RT5645_EQ_GN_BP4			0xad
    207#define RT5645_EQ_FC_HIP1			0xae
    208#define RT5645_EQ_GN_HIP1			0xaf
    209#define RT5645_EQ_FC_HIP2			0xb0
    210#define RT5645_EQ_BW_HIP2			0xb1
    211#define RT5645_EQ_GN_HIP2			0xb2
    212#define RT5645_EQ_PRE_VOL			0xb3
    213#define RT5645_EQ_PST_VOL			0xb4
    214
    215
    216/* global definition */
    217#define RT5645_L_MUTE				(0x1 << 15)
    218#define RT5645_L_MUTE_SFT			15
    219#define RT5645_VOL_L_MUTE			(0x1 << 14)
    220#define RT5645_VOL_L_SFT			14
    221#define RT5645_R_MUTE				(0x1 << 7)
    222#define RT5645_R_MUTE_SFT			7
    223#define RT5645_VOL_R_MUTE			(0x1 << 6)
    224#define RT5645_VOL_R_SFT			6
    225#define RT5645_L_VOL_MASK			(0x3f << 8)
    226#define RT5645_L_VOL_SFT			8
    227#define RT5645_R_VOL_MASK			(0x3f)
    228#define RT5645_R_VOL_SFT			0
    229
    230/* IN1 Control 1 (0x0a) */
    231#define RT5645_CBJ_BST1_MASK			(0xf << 12)
    232#define RT5645_CBJ_BST1_SFT			(12)
    233#define RT5645_CBJ_JD_HP_EN			(0x1 << 9)
    234#define RT5645_CBJ_JD_MIC_EN			(0x1 << 8)
    235#define RT5645_CBJ_JD_MIC_SW_EN			(0x1 << 7)
    236#define RT5645_CBJ_MIC_SEL_R			(0x1 << 6)
    237#define RT5645_CBJ_MIC_SEL_L			(0x1 << 5)
    238#define RT5645_CBJ_MIC_SW			(0x1 << 4)
    239#define RT5645_CBJ_BST1_EN			(0x1 << 2)
    240
    241/* IN1 Control 2 (0x0b) */
    242#define RT5645_CBJ_MN_JD			(0x1 << 12)
    243#define RT5645_CAPLESS_EN			(0x1 << 11)
    244#define RT5645_CBJ_DET_MODE			(0x1 << 7)
    245
    246/* IN1 Control 3 (0x0c) */
    247#define RT5645_CBJ_TIE_G_L			(0x1 << 15)
    248#define RT5645_CBJ_TIE_G_R			(0x1 << 14)
    249
    250/* IN2 Control (0x0d) */
    251#define RT5645_BST_MASK1			(0xf<<12)
    252#define RT5645_BST_SFT1				12
    253#define RT5645_BST_MASK2			(0xf<<8)
    254#define RT5645_BST_SFT2				8
    255#define RT5645_IN_DF2				(0x1 << 6)
    256#define RT5645_IN_SFT2				6
    257
    258/* INL and INR Volume Control (0x0f) */
    259#define RT5645_INL_SEL_MASK			(0x1 << 15)
    260#define RT5645_INL_SEL_SFT			15
    261#define RT5645_INL_SEL_IN4P			(0x0 << 15)
    262#define RT5645_INL_SEL_MONOP			(0x1 << 15)
    263#define RT5645_INL_VOL_MASK			(0x1f << 8)
    264#define RT5645_INL_VOL_SFT			8
    265#define RT5645_INR_SEL_MASK			(0x1 << 7)
    266#define RT5645_INR_SEL_SFT			7
    267#define RT5645_INR_SEL_IN4N			(0x0 << 7)
    268#define RT5645_INR_SEL_MONON			(0x1 << 7)
    269#define RT5645_INR_VOL_MASK			(0x1f)
    270#define RT5645_INR_VOL_SFT			0
    271
    272/* DAC1 Digital Volume (0x19) */
    273#define RT5645_DAC_L1_VOL_MASK			(0xff << 8)
    274#define RT5645_DAC_L1_VOL_SFT			8
    275#define RT5645_DAC_R1_VOL_MASK			(0xff)
    276#define RT5645_DAC_R1_VOL_SFT			0
    277
    278/* DAC2 Digital Volume (0x1a) */
    279#define RT5645_DAC_L2_VOL_MASK			(0xff << 8)
    280#define RT5645_DAC_L2_VOL_SFT			8
    281#define RT5645_DAC_R2_VOL_MASK			(0xff)
    282#define RT5645_DAC_R2_VOL_SFT			0
    283
    284/* DAC2 Control (0x1b) */
    285#define RT5645_M_DAC_L2_VOL			(0x1 << 13)
    286#define RT5645_M_DAC_L2_VOL_SFT			13
    287#define RT5645_M_DAC_R2_VOL			(0x1 << 12)
    288#define RT5645_M_DAC_R2_VOL_SFT			12
    289#define RT5645_DAC2_L_SEL_MASK			(0x7 << 4)
    290#define RT5645_DAC2_L_SEL_SFT			4
    291#define RT5645_DAC2_R_SEL_MASK			(0x7 << 0)
    292#define RT5645_DAC2_R_SEL_SFT			0
    293
    294/* ADC Digital Volume Control (0x1c) */
    295#define RT5645_ADC_L_VOL_MASK			(0x7f << 8)
    296#define RT5645_ADC_L_VOL_SFT			8
    297#define RT5645_ADC_R_VOL_MASK			(0x7f)
    298#define RT5645_ADC_R_VOL_SFT			0
    299
    300/* Mono ADC Digital Volume Control (0x1d) */
    301#define RT5645_MONO_ADC_L_VOL_MASK		(0x7f << 8)
    302#define RT5645_MONO_ADC_L_VOL_SFT		8
    303#define RT5645_MONO_ADC_R_VOL_MASK		(0x7f)
    304#define RT5645_MONO_ADC_R_VOL_SFT		0
    305
    306/* ADC Boost Volume Control (0x1e) */
    307#define RT5645_STO1_ADC_L_BST_MASK		(0x3 << 14)
    308#define RT5645_STO1_ADC_L_BST_SFT		14
    309#define RT5645_STO1_ADC_R_BST_MASK		(0x3 << 12)
    310#define RT5645_STO1_ADC_R_BST_SFT		12
    311#define RT5645_STO1_ADC_COMP_MASK		(0x3 << 10)
    312#define RT5645_STO1_ADC_COMP_SFT		10
    313
    314/* ADC Boost Volume Control (0x20) */
    315#define RT5645_MONO_ADC_L_BST_MASK		(0x3 << 14)
    316#define RT5645_MONO_ADC_L_BST_SFT		14
    317#define RT5645_MONO_ADC_R_BST_MASK		(0x3 << 12)
    318#define RT5645_MONO_ADC_R_BST_SFT		12
    319#define RT5645_MONO_ADC_COMP_MASK		(0x3 << 10)
    320#define RT5645_MONO_ADC_COMP_SFT		10
    321
    322/* Stereo2 ADC Mixer Control (0x26) */
    323#define RT5645_STO2_ADC_SRC_MASK		(0x1 << 15)
    324#define RT5645_STO2_ADC_SRC_SFT			15
    325
    326/* Stereo ADC Mixer Control (0x27) */
    327#define RT5645_M_ADC_L1				(0x1 << 14)
    328#define RT5645_M_ADC_L1_SFT			14
    329#define RT5645_M_ADC_L2				(0x1 << 13)
    330#define RT5645_M_ADC_L2_SFT			13
    331#define RT5645_ADC_1_SRC_MASK			(0x1 << 12)
    332#define RT5645_ADC_1_SRC_SFT			12
    333#define RT5645_ADC_1_SRC_ADC			(0x1 << 12)
    334#define RT5645_ADC_1_SRC_DACMIX			(0x0 << 12)
    335#define RT5645_ADC_2_SRC_MASK			(0x1 << 11)
    336#define RT5645_ADC_2_SRC_SFT			11
    337#define RT5645_DMIC_SRC_MASK			(0x1 << 8)
    338#define RT5645_DMIC_SRC_SFT			8
    339#define RT5645_M_ADC_R1				(0x1 << 6)
    340#define RT5645_M_ADC_R1_SFT			6
    341#define RT5645_M_ADC_R2				(0x1 << 5)
    342#define RT5645_M_ADC_R2_SFT			5
    343#define RT5645_DMIC3_SRC_MASK			(0x1 << 1)
    344#define RT5645_DMIC3_SRC_SFT			0
    345
    346/* Mono ADC Mixer Control (0x28) */
    347#define RT5645_M_MONO_ADC_L1			(0x1 << 14)
    348#define RT5645_M_MONO_ADC_L1_SFT		14
    349#define RT5645_M_MONO_ADC_L2			(0x1 << 13)
    350#define RT5645_M_MONO_ADC_L2_SFT		13
    351#define RT5645_MONO_ADC_L1_SRC_MASK		(0x1 << 12)
    352#define RT5645_MONO_ADC_L1_SRC_SFT		12
    353#define RT5645_MONO_ADC_L1_SRC_DACMIXL		(0x0 << 12)
    354#define RT5645_MONO_ADC_L1_SRC_ADCL		(0x1 << 12)
    355#define RT5645_MONO_ADC_L2_SRC_MASK		(0x1 << 11)
    356#define RT5645_MONO_ADC_L2_SRC_SFT		11
    357#define RT5645_MONO_DMIC_L_SRC_MASK		(0x1 << 8)
    358#define RT5645_MONO_DMIC_L_SRC_SFT		8
    359#define RT5645_M_MONO_ADC_R1			(0x1 << 6)
    360#define RT5645_M_MONO_ADC_R1_SFT		6
    361#define RT5645_M_MONO_ADC_R2			(0x1 << 5)
    362#define RT5645_M_MONO_ADC_R2_SFT		5
    363#define RT5645_MONO_ADC_R1_SRC_MASK		(0x1 << 4)
    364#define RT5645_MONO_ADC_R1_SRC_SFT		4
    365#define RT5645_MONO_ADC_R1_SRC_ADCR		(0x1 << 4)
    366#define RT5645_MONO_ADC_R1_SRC_DACMIXR		(0x0 << 4)
    367#define RT5645_MONO_ADC_R2_SRC_MASK		(0x1 << 3)
    368#define RT5645_MONO_ADC_R2_SRC_SFT		3
    369#define RT5645_MONO_DMIC_R_SRC_MASK		(0x3)
    370#define RT5645_MONO_DMIC_R_SRC_SFT		0
    371
    372/* ADC Mixer to DAC Mixer Control (0x29) */
    373#define RT5645_M_ADCMIX_L			(0x1 << 15)
    374#define RT5645_M_ADCMIX_L_SFT			15
    375#define RT5645_M_DAC1_L				(0x1 << 14)
    376#define RT5645_M_DAC1_L_SFT			14
    377#define RT5645_DAC1_R_SEL_MASK			(0x3 << 10)
    378#define RT5645_DAC1_R_SEL_SFT			10
    379#define RT5645_DAC1_R_SEL_IF1			(0x0 << 10)
    380#define RT5645_DAC1_R_SEL_IF2			(0x1 << 10)
    381#define RT5645_DAC1_R_SEL_IF3			(0x2 << 10)
    382#define RT5645_DAC1_R_SEL_IF4			(0x3 << 10)
    383#define RT5645_DAC1_L_SEL_MASK			(0x3 << 8)
    384#define RT5645_DAC1_L_SEL_SFT			8
    385#define RT5645_DAC1_L_SEL_IF1			(0x0 << 8)
    386#define RT5645_DAC1_L_SEL_IF2			(0x1 << 8)
    387#define RT5645_DAC1_L_SEL_IF3			(0x2 << 8)
    388#define RT5645_DAC1_L_SEL_IF4			(0x3 << 8)
    389#define RT5645_M_ADCMIX_R			(0x1 << 7)
    390#define RT5645_M_ADCMIX_R_SFT			7
    391#define RT5645_M_DAC1_R				(0x1 << 6)
    392#define RT5645_M_DAC1_R_SFT			6
    393
    394/* Stereo DAC Mixer Control (0x2a) */
    395#define RT5645_M_DAC_L1				(0x1 << 14)
    396#define RT5645_M_DAC_L1_SFT			14
    397#define RT5645_DAC_L1_STO_L_VOL_MASK		(0x1 << 13)
    398#define RT5645_DAC_L1_STO_L_VOL_SFT		13
    399#define RT5645_M_DAC_L2				(0x1 << 12)
    400#define RT5645_M_DAC_L2_SFT			12
    401#define RT5645_DAC_L2_STO_L_VOL_MASK		(0x1 << 11)
    402#define RT5645_DAC_L2_STO_L_VOL_SFT		11
    403#define RT5645_M_ANC_DAC_L			(0x1 << 10)
    404#define RT5645_M_ANC_DAC_L_SFT			10
    405#define RT5645_M_DAC_R1_STO_L			(0x1 << 9)
    406#define RT5645_M_DAC_R1_STO_L_SFT			9
    407#define RT5645_DAC_R1_STO_L_VOL_MASK		(0x1 << 8)
    408#define RT5645_DAC_R1_STO_L_VOL_SFT		8
    409#define RT5645_M_DAC_R1				(0x1 << 6)
    410#define RT5645_M_DAC_R1_SFT			6
    411#define RT5645_DAC_R1_STO_R_VOL_MASK		(0x1 << 5)
    412#define RT5645_DAC_R1_STO_R_VOL_SFT		5
    413#define RT5645_M_DAC_R2				(0x1 << 4)
    414#define RT5645_M_DAC_R2_SFT			4
    415#define RT5645_DAC_R2_STO_R_VOL_MASK		(0x1 << 3)
    416#define RT5645_DAC_R2_STO_R_VOL_SFT		3
    417#define RT5645_M_ANC_DAC_R			(0x1 << 2)
    418#define RT5645_M_ANC_DAC_R_SFT			2
    419#define RT5645_M_DAC_L1_STO_R			(0x1 << 1)
    420#define RT5645_M_DAC_L1_STO_R_SFT			1
    421#define RT5645_DAC_L1_STO_R_VOL_MASK		(0x1)
    422#define RT5645_DAC_L1_STO_R_VOL_SFT		0
    423
    424/* Mono DAC Mixer Control (0x2b) */
    425#define RT5645_M_DAC_L1_MONO_L			(0x1 << 14)
    426#define RT5645_M_DAC_L1_MONO_L_SFT		14
    427#define RT5645_DAC_L1_MONO_L_VOL_MASK		(0x1 << 13)
    428#define RT5645_DAC_L1_MONO_L_VOL_SFT		13
    429#define RT5645_M_DAC_L2_MONO_L			(0x1 << 12)
    430#define RT5645_M_DAC_L2_MONO_L_SFT		12
    431#define RT5645_DAC_L2_MONO_L_VOL_MASK		(0x1 << 11)
    432#define RT5645_DAC_L2_MONO_L_VOL_SFT		11
    433#define RT5645_M_DAC_R2_MONO_L			(0x1 << 10)
    434#define RT5645_M_DAC_R2_MONO_L_SFT		10
    435#define RT5645_DAC_R2_MONO_L_VOL_MASK		(0x1 << 9)
    436#define RT5645_DAC_R2_MONO_L_VOL_SFT		9
    437#define RT5645_M_DAC_R1_MONO_R			(0x1 << 6)
    438#define RT5645_M_DAC_R1_MONO_R_SFT		6
    439#define RT5645_DAC_R1_MONO_R_VOL_MASK		(0x1 << 5)
    440#define RT5645_DAC_R1_MONO_R_VOL_SFT		5
    441#define RT5645_M_DAC_R2_MONO_R			(0x1 << 4)
    442#define RT5645_M_DAC_R2_MONO_R_SFT		4
    443#define RT5645_DAC_R2_MONO_R_VOL_MASK		(0x1 << 3)
    444#define RT5645_DAC_R2_MONO_R_VOL_SFT		3
    445#define RT5645_M_DAC_L2_MONO_R			(0x1 << 2)
    446#define RT5645_M_DAC_L2_MONO_R_SFT		2
    447#define RT5645_DAC_L2_MONO_R_VOL_MASK		(0x1 << 1)
    448#define RT5645_DAC_L2_MONO_R_VOL_SFT		1
    449
    450/* Digital Mixer Control (0x2c) */
    451#define RT5645_M_STO_L_DAC_L			(0x1 << 15)
    452#define RT5645_M_STO_L_DAC_L_SFT		15
    453#define RT5645_STO_L_DAC_L_VOL_MASK		(0x1 << 14)
    454#define RT5645_STO_L_DAC_L_VOL_SFT		14
    455#define RT5645_M_DAC_L2_DAC_L			(0x1 << 13)
    456#define RT5645_M_DAC_L2_DAC_L_SFT		13
    457#define RT5645_DAC_L2_DAC_L_VOL_MASK		(0x1 << 12)
    458#define RT5645_DAC_L2_DAC_L_VOL_SFT		12
    459#define RT5645_M_STO_R_DAC_R			(0x1 << 11)
    460#define RT5645_M_STO_R_DAC_R_SFT		11
    461#define RT5645_STO_R_DAC_R_VOL_MASK		(0x1 << 10)
    462#define RT5645_STO_R_DAC_R_VOL_SFT		10
    463#define RT5645_M_DAC_R2_DAC_R			(0x1 << 9)
    464#define RT5645_M_DAC_R2_DAC_R_SFT		9
    465#define RT5645_DAC_R2_DAC_R_VOL_MASK		(0x1 << 8)
    466#define RT5645_DAC_R2_DAC_R_VOL_SFT		8
    467#define RT5645_M_DAC_R2_DAC_L			(0x1 << 7)
    468#define RT5645_M_DAC_R2_DAC_L_SFT		7
    469#define RT5645_DAC_R2_DAC_L_VOL_MASK		(0x1 << 6)
    470#define RT5645_DAC_R2_DAC_L_VOL_SFT		6
    471#define RT5645_M_DAC_L2_DAC_R			(0x1 << 5)
    472#define RT5645_M_DAC_L2_DAC_R_SFT		5
    473#define RT5645_DAC_L2_DAC_R_VOL_MASK		(0x1 << 4)
    474#define RT5645_DAC_L2_DAC_R_VOL_SFT		4
    475
    476/* Analog DAC1/2 Input Source Control (0x2d) */
    477#define RT5650_A_DAC1_L_IN_SFT			3
    478#define RT5650_A_DAC1_R_IN_SFT			2
    479#define RT5650_A_DAC2_L_IN_SFT			1
    480#define RT5650_A_DAC2_R_IN_SFT			0
    481
    482/* Digital Interface Data Control (0x2f) */
    483#define RT5645_IF1_ADC2_IN_SEL			(0x1 << 15)
    484#define RT5645_IF1_ADC2_IN_SFT			15
    485#define RT5645_IF2_ADC_IN_MASK			(0x7 << 12)
    486#define RT5645_IF2_ADC_IN_SFT			12
    487#define RT5645_IF2_DAC_SEL_MASK			(0x3 << 10)
    488#define RT5645_IF2_DAC_SEL_SFT			10
    489#define RT5645_IF2_ADC_SEL_MASK			(0x3 << 8)
    490#define RT5645_IF2_ADC_SEL_SFT			8
    491#define RT5645_IF3_DAC_SEL_MASK			(0x3 << 6)
    492#define RT5645_IF3_DAC_SEL_SFT			6
    493#define RT5645_IF3_ADC_SEL_MASK			(0x3 << 4)
    494#define RT5645_IF3_ADC_SEL_SFT			4
    495#define RT5645_IF3_ADC_IN_MASK			(0x7)
    496#define RT5645_IF3_ADC_IN_SFT			0
    497
    498/* PDM Output Control (0x31) */
    499#define RT5645_PDM1_L_MASK			(0x1 << 15)
    500#define RT5645_PDM1_L_SFT			15
    501#define RT5645_M_PDM1_L				(0x1 << 14)
    502#define RT5645_M_PDM1_L_SFT			14
    503#define RT5645_PDM1_R_MASK			(0x1 << 13)
    504#define RT5645_PDM1_R_SFT			13
    505#define RT5645_M_PDM1_R				(0x1 << 12)
    506#define RT5645_M_PDM1_R_SFT			12
    507#define RT5645_PDM2_L_MASK			(0x1 << 11)
    508#define RT5645_PDM2_L_SFT			11
    509#define RT5645_M_PDM2_L				(0x1 << 10)
    510#define RT5645_M_PDM2_L_SFT			10
    511#define RT5645_PDM2_R_MASK			(0x1 << 9)
    512#define RT5645_PDM2_R_SFT			9
    513#define RT5645_M_PDM2_R				(0x1 << 8)
    514#define RT5645_M_PDM2_R_SFT			8
    515#define RT5645_PDM2_BUSY			(0x1 << 7)
    516#define RT5645_PDM1_BUSY			(0x1 << 6)
    517#define RT5645_PDM_PATTERN			(0x1 << 5)
    518#define RT5645_PDM_GAIN				(0x1 << 4)
    519#define RT5645_PDM_DIV_MASK			(0x3)
    520
    521/* REC Left Mixer Control 1 (0x3b) */
    522#define RT5645_G_HP_L_RM_L_MASK			(0x7 << 13)
    523#define RT5645_G_HP_L_RM_L_SFT			13
    524#define RT5645_G_IN_L_RM_L_MASK			(0x7 << 10)
    525#define RT5645_G_IN_L_RM_L_SFT			10
    526#define RT5645_G_BST4_RM_L_MASK			(0x7 << 7)
    527#define RT5645_G_BST4_RM_L_SFT			7
    528#define RT5645_G_BST3_RM_L_MASK			(0x7 << 4)
    529#define RT5645_G_BST3_RM_L_SFT			4
    530#define RT5645_G_BST2_RM_L_MASK			(0x7 << 1)
    531#define RT5645_G_BST2_RM_L_SFT			1
    532
    533/* REC Left Mixer Control 2 (0x3c) */
    534#define RT5645_G_BST1_RM_L_MASK			(0x7 << 13)
    535#define RT5645_G_BST1_RM_L_SFT			13
    536#define RT5645_G_OM_L_RM_L_MASK			(0x7 << 10)
    537#define RT5645_G_OM_L_RM_L_SFT			10
    538#define RT5645_M_MM_L_RM_L			(0x1 << 6)
    539#define RT5645_M_MM_L_RM_L_SFT			6
    540#define RT5645_M_IN_L_RM_L			(0x1 << 5)
    541#define RT5645_M_IN_L_RM_L_SFT			5
    542#define RT5645_M_HP_L_RM_L			(0x1 << 4)
    543#define RT5645_M_HP_L_RM_L_SFT			4
    544#define RT5645_M_BST3_RM_L			(0x1 << 3)
    545#define RT5645_M_BST3_RM_L_SFT			3
    546#define RT5645_M_BST2_RM_L			(0x1 << 2)
    547#define RT5645_M_BST2_RM_L_SFT			2
    548#define RT5645_M_BST1_RM_L			(0x1 << 1)
    549#define RT5645_M_BST1_RM_L_SFT			1
    550#define RT5645_M_OM_L_RM_L			(0x1)
    551#define RT5645_M_OM_L_RM_L_SFT			0
    552
    553/* REC Right Mixer Control 1 (0x3d) */
    554#define RT5645_G_HP_R_RM_R_MASK			(0x7 << 13)
    555#define RT5645_G_HP_R_RM_R_SFT			13
    556#define RT5645_G_IN_R_RM_R_MASK			(0x7 << 10)
    557#define RT5645_G_IN_R_RM_R_SFT			10
    558#define RT5645_G_BST4_RM_R_MASK			(0x7 << 7)
    559#define RT5645_G_BST4_RM_R_SFT			7
    560#define RT5645_G_BST3_RM_R_MASK			(0x7 << 4)
    561#define RT5645_G_BST3_RM_R_SFT			4
    562#define RT5645_G_BST2_RM_R_MASK			(0x7 << 1)
    563#define RT5645_G_BST2_RM_R_SFT			1
    564
    565/* REC Right Mixer Control 2 (0x3e) */
    566#define RT5645_G_BST1_RM_R_MASK			(0x7 << 13)
    567#define RT5645_G_BST1_RM_R_SFT			13
    568#define RT5645_G_OM_R_RM_R_MASK			(0x7 << 10)
    569#define RT5645_G_OM_R_RM_R_SFT			10
    570#define RT5645_M_MM_R_RM_R			(0x1 << 6)
    571#define RT5645_M_MM_R_RM_R_SFT			6
    572#define RT5645_M_IN_R_RM_R			(0x1 << 5)
    573#define RT5645_M_IN_R_RM_R_SFT			5
    574#define RT5645_M_HP_R_RM_R			(0x1 << 4)
    575#define RT5645_M_HP_R_RM_R_SFT			4
    576#define RT5645_M_BST3_RM_R			(0x1 << 3)
    577#define RT5645_M_BST3_RM_R_SFT			3
    578#define RT5645_M_BST2_RM_R			(0x1 << 2)
    579#define RT5645_M_BST2_RM_R_SFT			2
    580#define RT5645_M_BST1_RM_R			(0x1 << 1)
    581#define RT5645_M_BST1_RM_R_SFT			1
    582#define RT5645_M_OM_R_RM_R			(0x1)
    583#define RT5645_M_OM_R_RM_R_SFT			0
    584
    585/* HPOMIX Control (0x40) (0x42) */
    586#define RT5645_M_BST1_HV			(0x1 << 4)
    587#define RT5645_M_BST1_HV_SFT			4
    588#define RT5645_M_BST2_HV			(0x1 << 4)
    589#define RT5645_M_BST2_HV_SFT			4
    590#define RT5645_M_BST3_HV			(0x1 << 3)
    591#define RT5645_M_BST3_HV_SFT			3
    592#define RT5645_M_IN_HV				(0x1 << 2)
    593#define RT5645_M_IN_HV_SFT			2
    594#define RT5645_M_DAC2_HV			(0x1 << 1)
    595#define RT5645_M_DAC2_HV_SFT			1
    596#define RT5645_M_DAC1_HV			(0x1 << 0)
    597#define RT5645_M_DAC1_HV_SFT			0
    598
    599/* HPMIX Control (0x45) */
    600#define RT5645_M_DAC1_HM			(0x1 << 14)
    601#define RT5645_M_DAC1_HM_SFT			14
    602#define RT5645_M_HPVOL_HM			(0x1 << 13)
    603#define RT5645_M_HPVOL_HM_SFT			13
    604#define RT5645_IRQ_PSV_MODE			(0x1 << 12)
    605
    606/* SPK Left Mixer Control (0x46) */
    607#define RT5645_G_RM_L_SM_L_MASK			(0x3 << 14)
    608#define RT5645_G_RM_L_SM_L_SFT			14
    609#define RT5645_G_IN_L_SM_L_MASK			(0x3 << 12)
    610#define RT5645_G_IN_L_SM_L_SFT			12
    611#define RT5645_G_DAC_L1_SM_L_MASK		(0x3 << 10)
    612#define RT5645_G_DAC_L1_SM_L_SFT		10
    613#define RT5645_G_DAC_L2_SM_L_MASK		(0x3 << 8)
    614#define RT5645_G_DAC_L2_SM_L_SFT		8
    615#define RT5645_G_OM_L_SM_L_MASK			(0x3 << 6)
    616#define RT5645_G_OM_L_SM_L_SFT			6
    617#define RT5645_M_BST1_L_SM_L			(0x1 << 5)
    618#define RT5645_M_BST1_L_SM_L_SFT		5
    619#define RT5645_M_BST3_L_SM_L			(0x1 << 4)
    620#define RT5645_M_BST3_L_SM_L_SFT		4
    621#define RT5645_M_IN_L_SM_L			(0x1 << 3)
    622#define RT5645_M_IN_L_SM_L_SFT			3
    623#define RT5645_M_DAC_L2_SM_L			(0x1 << 2)
    624#define RT5645_M_DAC_L2_SM_L_SFT		2
    625#define RT5645_M_DAC_L1_SM_L			(0x1 << 1)
    626#define RT5645_M_DAC_L1_SM_L_SFT		1
    627
    628/* SPK Right Mixer Control (0x47) */
    629#define RT5645_G_RM_R_SM_R_MASK			(0x3 << 14)
    630#define RT5645_G_RM_R_SM_R_SFT			14
    631#define RT5645_G_IN_R_SM_R_MASK			(0x3 << 12)
    632#define RT5645_G_IN_R_SM_R_SFT			12
    633#define RT5645_G_DAC_R1_SM_R_MASK		(0x3 << 10)
    634#define RT5645_G_DAC_R1_SM_R_SFT		10
    635#define RT5645_G_DAC_R2_SM_R_MASK		(0x3 << 8)
    636#define RT5645_G_DAC_R2_SM_R_SFT		8
    637#define RT5645_G_OM_R_SM_R_MASK			(0x3 << 6)
    638#define RT5645_G_OM_R_SM_R_SFT			6
    639#define RT5645_M_BST2_R_SM_R			(0x1 << 5)
    640#define RT5645_M_BST2_R_SM_R_SFT		5
    641#define RT5645_M_BST3_R_SM_R			(0x1 << 4)
    642#define RT5645_M_BST3_R_SM_R_SFT		4
    643#define RT5645_M_IN_R_SM_R			(0x1 << 3)
    644#define RT5645_M_IN_R_SM_R_SFT			3
    645#define RT5645_M_DAC_R2_SM_R			(0x1 << 2)
    646#define RT5645_M_DAC_R2_SM_R_SFT		2
    647#define RT5645_M_DAC_R1_SM_R			(0x1 << 1)
    648#define RT5645_M_DAC_R1_SM_R_SFT		1
    649
    650/* SPOLMIX Control (0x48) */
    651#define RT5645_M_DAC_L1_SPM_L			(0x1 << 15)
    652#define RT5645_M_DAC_L1_SPM_L_SFT		15
    653#define RT5645_M_DAC_R1_SPM_L			(0x1 << 14)
    654#define RT5645_M_DAC_R1_SPM_L_SFT		14
    655#define RT5645_M_SV_L_SPM_L			(0x1 << 13)
    656#define RT5645_M_SV_L_SPM_L_SFT			13
    657#define RT5645_M_SV_R_SPM_L			(0x1 << 12)
    658#define RT5645_M_SV_R_SPM_L_SFT			12
    659#define RT5645_M_BST3_SPM_L			(0x1 << 11)
    660#define RT5645_M_BST3_SPM_L_SFT			11
    661#define RT5645_M_DAC_R1_SPM_R			(0x1 << 2)
    662#define RT5645_M_DAC_R1_SPM_R_SFT		2
    663#define RT5645_M_BST3_SPM_R			(0x1 << 1)
    664#define RT5645_M_BST3_SPM_R_SFT			1
    665#define RT5645_M_SV_R_SPM_R			(0x1 << 0)
    666#define RT5645_M_SV_R_SPM_R_SFT			0
    667
    668/* SPOMIX Ratio Control (0x4a) */
    669#define RT5645_SPK_G_CLSD_MASK			(0x7 << 0)
    670#define RT5645_SPK_G_CLSD_SFT			0
    671
    672/* Mono Output Mixer Control (0x4c) */
    673#define RT5645_G_MONOMIX_MASK			(0x1 << 10)
    674#define RT5645_G_MONOMIX_SFT			10
    675#define RT5645_M_OV_L_MM			(0x1 << 9)
    676#define RT5645_M_OV_L_MM_SFT			9
    677#define RT5645_M_DAC_L2_MA			(0x1 << 8)
    678#define RT5645_M_DAC_L2_MA_SFT			8
    679#define RT5645_M_BST2_MM			(0x1 << 4)
    680#define RT5645_M_BST2_MM_SFT			4
    681#define RT5645_M_DAC_R1_MM			(0x1 << 3)
    682#define RT5645_M_DAC_R1_MM_SFT			3
    683#define RT5645_M_DAC_R2_MM			(0x1 << 2)
    684#define RT5645_M_DAC_R2_MM_SFT			2
    685#define RT5645_M_DAC_L2_MM			(0x1 << 1)
    686#define RT5645_M_DAC_L2_MM_SFT			1
    687#define RT5645_M_BST3_MM			(0x1 << 0)
    688#define RT5645_M_BST3_MM_SFT			0
    689
    690/* Output Left Mixer Control 1 (0x4d) */
    691#define RT5645_G_BST3_OM_L_MASK			(0x7 << 13)
    692#define RT5645_G_BST3_OM_L_SFT			13
    693#define RT5645_G_BST2_OM_L_MASK			(0x7 << 10)
    694#define RT5645_G_BST2_OM_L_SFT			10
    695#define RT5645_G_BST1_OM_L_MASK			(0x7 << 7)
    696#define RT5645_G_BST1_OM_L_SFT			7
    697#define RT5645_G_IN_L_OM_L_MASK			(0x7 << 4)
    698#define RT5645_G_IN_L_OM_L_SFT			4
    699#define RT5645_G_RM_L_OM_L_MASK			(0x7 << 1)
    700#define RT5645_G_RM_L_OM_L_SFT			1
    701
    702/* Output Left Mixer Control 2 (0x4e) */
    703#define RT5645_G_DAC_R2_OM_L_MASK		(0x7 << 13)
    704#define RT5645_G_DAC_R2_OM_L_SFT		13
    705#define RT5645_G_DAC_L2_OM_L_MASK		(0x7 << 10)
    706#define RT5645_G_DAC_L2_OM_L_SFT		10
    707#define RT5645_G_DAC_L1_OM_L_MASK		(0x7 << 7)
    708#define RT5645_G_DAC_L1_OM_L_SFT		7
    709
    710/* Output Left Mixer Control 3 (0x4f) */
    711#define RT5645_M_BST3_OM_L			(0x1 << 4)
    712#define RT5645_M_BST3_OM_L_SFT			4
    713#define RT5645_M_BST1_OM_L			(0x1 << 3)
    714#define RT5645_M_BST1_OM_L_SFT			3
    715#define RT5645_M_IN_L_OM_L			(0x1 << 2)
    716#define RT5645_M_IN_L_OM_L_SFT			2
    717#define RT5645_M_DAC_L2_OM_L			(0x1 << 1)
    718#define RT5645_M_DAC_L2_OM_L_SFT		1
    719#define RT5645_M_DAC_L1_OM_L			(0x1)
    720#define RT5645_M_DAC_L1_OM_L_SFT		0
    721
    722/* Output Right Mixer Control 1 (0x50) */
    723#define RT5645_G_BST4_OM_R_MASK			(0x7 << 13)
    724#define RT5645_G_BST4_OM_R_SFT			13
    725#define RT5645_G_BST2_OM_R_MASK			(0x7 << 10)
    726#define RT5645_G_BST2_OM_R_SFT			10
    727#define RT5645_G_BST1_OM_R_MASK			(0x7 << 7)
    728#define RT5645_G_BST1_OM_R_SFT			7
    729#define RT5645_G_IN_R_OM_R_MASK			(0x7 << 4)
    730#define RT5645_G_IN_R_OM_R_SFT			4
    731#define RT5645_G_RM_R_OM_R_MASK			(0x7 << 1)
    732#define RT5645_G_RM_R_OM_R_SFT			1
    733
    734/* Output Right Mixer Control 2 (0x51) */
    735#define RT5645_G_DAC_L2_OM_R_MASK		(0x7 << 13)
    736#define RT5645_G_DAC_L2_OM_R_SFT		13
    737#define RT5645_G_DAC_R2_OM_R_MASK		(0x7 << 10)
    738#define RT5645_G_DAC_R2_OM_R_SFT		10
    739#define RT5645_G_DAC_R1_OM_R_MASK		(0x7 << 7)
    740#define RT5645_G_DAC_R1_OM_R_SFT		7
    741
    742/* Output Right Mixer Control 3 (0x52) */
    743#define RT5645_M_BST3_OM_R			(0x1 << 4)
    744#define RT5645_M_BST3_OM_R_SFT			4
    745#define RT5645_M_BST2_OM_R			(0x1 << 3)
    746#define RT5645_M_BST2_OM_R_SFT			3
    747#define RT5645_M_IN_R_OM_R			(0x1 << 2)
    748#define RT5645_M_IN_R_OM_R_SFT			2
    749#define RT5645_M_DAC_R2_OM_R			(0x1 << 1)
    750#define RT5645_M_DAC_R2_OM_R_SFT		1
    751#define RT5645_M_DAC_R1_OM_R			(0x1)
    752#define RT5645_M_DAC_R1_OM_R_SFT		0
    753
    754/* LOUT Mixer Control (0x53) */
    755#define RT5645_M_DAC_L1_LM			(0x1 << 15)
    756#define RT5645_M_DAC_L1_LM_SFT			15
    757#define RT5645_M_DAC_R1_LM			(0x1 << 14)
    758#define RT5645_M_DAC_R1_LM_SFT			14
    759#define RT5645_M_OV_L_LM			(0x1 << 13)
    760#define RT5645_M_OV_L_LM_SFT			13
    761#define RT5645_M_OV_R_LM			(0x1 << 12)
    762#define RT5645_M_OV_R_LM_SFT			12
    763#define RT5645_G_LOUTMIX_MASK			(0x1 << 11)
    764#define RT5645_G_LOUTMIX_SFT			11
    765
    766/* Power Management for Digital 1 (0x61) */
    767#define RT5645_PWR_I2S1				(0x1 << 15)
    768#define RT5645_PWR_I2S1_BIT			15
    769#define RT5645_PWR_I2S2				(0x1 << 14)
    770#define RT5645_PWR_I2S2_BIT			14
    771#define RT5645_PWR_I2S3				(0x1 << 13)
    772#define RT5645_PWR_I2S3_BIT			13
    773#define RT5645_PWR_DAC_L1			(0x1 << 12)
    774#define RT5645_PWR_DAC_L1_BIT			12
    775#define RT5645_PWR_DAC_R1			(0x1 << 11)
    776#define RT5645_PWR_DAC_R1_BIT			11
    777#define RT5645_PWR_CLS_D_R			(0x1 << 9)
    778#define RT5645_PWR_CLS_D_R_BIT			9
    779#define RT5645_PWR_CLS_D_L			(0x1 << 8)
    780#define RT5645_PWR_CLS_D_L_BIT			8
    781#define RT5645_PWR_DAC_L2			(0x1 << 7)
    782#define RT5645_PWR_DAC_L2_BIT			7
    783#define RT5645_PWR_DAC_R2			(0x1 << 6)
    784#define RT5645_PWR_DAC_R2_BIT			6
    785#define RT5645_PWR_ADC_L			(0x1 << 2)
    786#define RT5645_PWR_ADC_L_BIT			2
    787#define RT5645_PWR_ADC_R			(0x1 << 1)
    788#define RT5645_PWR_ADC_R_BIT			1
    789#define RT5645_PWR_CLS_D			(0x1)
    790#define RT5645_PWR_CLS_D_BIT			0
    791
    792/* Power Management for Digital 2 (0x62) */
    793#define RT5645_PWR_ADC_S1F			(0x1 << 15)
    794#define RT5645_PWR_ADC_S1F_BIT			15
    795#define RT5645_PWR_ADC_MF_L			(0x1 << 14)
    796#define RT5645_PWR_ADC_MF_L_BIT			14
    797#define RT5645_PWR_ADC_MF_R			(0x1 << 13)
    798#define RT5645_PWR_ADC_MF_R_BIT			13
    799#define RT5645_PWR_I2S_DSP			(0x1 << 12)
    800#define RT5645_PWR_I2S_DSP_BIT			12
    801#define RT5645_PWR_DAC_S1F			(0x1 << 11)
    802#define RT5645_PWR_DAC_S1F_BIT			11
    803#define RT5645_PWR_DAC_MF_L			(0x1 << 10)
    804#define RT5645_PWR_DAC_MF_L_BIT			10
    805#define RT5645_PWR_DAC_MF_R			(0x1 << 9)
    806#define RT5645_PWR_DAC_MF_R_BIT			9
    807#define RT5645_PWR_PDM1				(0x1 << 7)
    808#define RT5645_PWR_PDM1_BIT			7
    809#define RT5645_PWR_PDM2				(0x1 << 6)
    810#define RT5645_PWR_PDM2_BIT			6
    811#define RT5645_PWR_IPTV				(0x1 << 1)
    812#define RT5645_PWR_IPTV_BIT			1
    813#define RT5645_PWR_PAD				(0x1)
    814#define RT5645_PWR_PAD_BIT			0
    815
    816/* Power Management for Analog 1 (0x63) */
    817#define RT5645_PWR_VREF1			(0x1 << 15)
    818#define RT5645_PWR_VREF1_BIT			15
    819#define RT5645_PWR_FV1				(0x1 << 14)
    820#define RT5645_PWR_FV1_BIT			14
    821#define RT5645_PWR_MB				(0x1 << 13)
    822#define RT5645_PWR_MB_BIT			13
    823#define RT5645_PWR_LM				(0x1 << 12)
    824#define RT5645_PWR_LM_BIT			12
    825#define RT5645_PWR_BG				(0x1 << 11)
    826#define RT5645_PWR_BG_BIT			11
    827#define RT5645_PWR_MA				(0x1 << 10)
    828#define RT5645_PWR_MA_BIT			10
    829#define RT5645_PWR_HP_L				(0x1 << 7)
    830#define RT5645_PWR_HP_L_BIT			7
    831#define RT5645_PWR_HP_R				(0x1 << 6)
    832#define RT5645_PWR_HP_R_BIT			6
    833#define RT5645_PWR_HA				(0x1 << 5)
    834#define RT5645_PWR_HA_BIT			5
    835#define RT5645_PWR_VREF2			(0x1 << 4)
    836#define RT5645_PWR_VREF2_BIT			4
    837#define RT5645_PWR_FV2				(0x1 << 3)
    838#define RT5645_PWR_FV2_BIT			3
    839#define RT5645_LDO_SEL_MASK			(0x3)
    840#define RT5645_LDO_SEL_SFT			0
    841
    842/* Power Management for Analog 2 (0x64) */
    843#define RT5645_PWR_BST1				(0x1 << 15)
    844#define RT5645_PWR_BST1_BIT			15
    845#define RT5645_PWR_BST2				(0x1 << 14)
    846#define RT5645_PWR_BST2_BIT			14
    847#define RT5645_PWR_BST3				(0x1 << 13)
    848#define RT5645_PWR_BST3_BIT			13
    849#define RT5645_PWR_BST4				(0x1 << 12)
    850#define RT5645_PWR_BST4_BIT			12
    851#define RT5645_PWR_MB1				(0x1 << 11)
    852#define RT5645_PWR_MB1_BIT			11
    853#define RT5645_PWR_MB2				(0x1 << 10)
    854#define RT5645_PWR_MB2_BIT			10
    855#define RT5645_PWR_PLL				(0x1 << 9)
    856#define RT5645_PWR_PLL_BIT			9
    857#define RT5645_PWR_BST2_P			(0x1 << 5)
    858#define RT5645_PWR_BST2_P_BIT			5
    859#define RT5645_PWR_BST3_P			(0x1 << 4)
    860#define RT5645_PWR_BST3_P_BIT			4
    861#define RT5645_PWR_BST4_P			(0x1 << 3)
    862#define RT5645_PWR_BST4_P_BIT			3
    863#define RT5645_PWR_JD1				(0x1 << 2)
    864#define RT5645_PWR_JD1_BIT			2
    865#define RT5645_PWR_JD				(0x1 << 1)
    866#define RT5645_PWR_JD_BIT			1
    867
    868/* Power Management for Mixer (0x65) */
    869#define RT5645_PWR_OM_L				(0x1 << 15)
    870#define RT5645_PWR_OM_L_BIT			15
    871#define RT5645_PWR_OM_R				(0x1 << 14)
    872#define RT5645_PWR_OM_R_BIT			14
    873#define RT5645_PWR_SM_L				(0x1 << 13)
    874#define RT5645_PWR_SM_L_BIT			13
    875#define RT5645_PWR_SM_R				(0x1 << 12)
    876#define RT5645_PWR_SM_R_BIT			12
    877#define RT5645_PWR_RM_L				(0x1 << 11)
    878#define RT5645_PWR_RM_L_BIT			11
    879#define RT5645_PWR_RM_R				(0x1 << 10)
    880#define RT5645_PWR_RM_R_BIT			10
    881#define RT5645_PWR_MM				(0x1 << 8)
    882#define RT5645_PWR_MM_BIT			8
    883#define RT5645_PWR_HM_L				(0x1 << 7)
    884#define RT5645_PWR_HM_L_BIT			7
    885#define RT5645_PWR_HM_R				(0x1 << 6)
    886#define RT5645_PWR_HM_R_BIT			6
    887#define RT5645_PWR_LDO2				(0x1 << 1)
    888#define RT5645_PWR_LDO2_BIT			1
    889
    890/* Power Management for Volume (0x66) */
    891#define RT5645_PWR_SV_L				(0x1 << 15)
    892#define RT5645_PWR_SV_L_BIT			15
    893#define RT5645_PWR_SV_R				(0x1 << 14)
    894#define RT5645_PWR_SV_R_BIT			14
    895#define RT5645_PWR_HV_L				(0x1 << 11)
    896#define RT5645_PWR_HV_L_BIT			11
    897#define RT5645_PWR_HV_R				(0x1 << 10)
    898#define RT5645_PWR_HV_R_BIT			10
    899#define RT5645_PWR_IN_L				(0x1 << 9)
    900#define RT5645_PWR_IN_L_BIT			9
    901#define RT5645_PWR_IN_R				(0x1 << 8)
    902#define RT5645_PWR_IN_R_BIT			8
    903#define RT5645_PWR_MIC_DET			(0x1 << 5)
    904#define RT5645_PWR_MIC_DET_BIT			5
    905
    906/* I2S1/2 Audio Serial Data Port Control (0x70 0x71) */
    907#define RT5645_I2S_MS_MASK			(0x1 << 15)
    908#define RT5645_I2S_MS_SFT			15
    909#define RT5645_I2S_MS_M				(0x0 << 15)
    910#define RT5645_I2S_MS_S				(0x1 << 15)
    911#define RT5645_I2S_O_CP_MASK			(0x3 << 10)
    912#define RT5645_I2S_O_CP_SFT			10
    913#define RT5645_I2S_O_CP_OFF			(0x0 << 10)
    914#define RT5645_I2S_O_CP_U_LAW			(0x1 << 10)
    915#define RT5645_I2S_O_CP_A_LAW			(0x2 << 10)
    916#define RT5645_I2S_I_CP_MASK			(0x3 << 8)
    917#define RT5645_I2S_I_CP_SFT			8
    918#define RT5645_I2S_I_CP_OFF			(0x0 << 8)
    919#define RT5645_I2S_I_CP_U_LAW			(0x1 << 8)
    920#define RT5645_I2S_I_CP_A_LAW			(0x2 << 8)
    921#define RT5645_I2S_BP_MASK			(0x1 << 7)
    922#define RT5645_I2S_BP_SFT			7
    923#define RT5645_I2S_BP_NOR			(0x0 << 7)
    924#define RT5645_I2S_BP_INV			(0x1 << 7)
    925#define RT5645_I2S_DL_MASK			(0x3 << 2)
    926#define RT5645_I2S_DL_SFT			2
    927#define RT5645_I2S_DL_16			(0x0 << 2)
    928#define RT5645_I2S_DL_20			(0x1 << 2)
    929#define RT5645_I2S_DL_24			(0x2 << 2)
    930#define RT5645_I2S_DL_8				(0x3 << 2)
    931#define RT5645_I2S_DF_MASK			(0x3)
    932#define RT5645_I2S_DF_SFT			0
    933#define RT5645_I2S_DF_I2S			(0x0)
    934#define RT5645_I2S_DF_LEFT			(0x1)
    935#define RT5645_I2S_DF_PCM_A			(0x2)
    936#define RT5645_I2S_DF_PCM_B			(0x3)
    937
    938/* I2S2 Audio Serial Data Port Control (0x71) */
    939#define RT5645_I2S2_SDI_MASK			(0x1 << 6)
    940#define RT5645_I2S2_SDI_SFT			6
    941#define RT5645_I2S2_SDI_I2S1			(0x0 << 6)
    942#define RT5645_I2S2_SDI_I2S2			(0x1 << 6)
    943
    944/* ADC/DAC Clock Control 1 (0x73) */
    945#define RT5645_I2S_PD1_MASK			(0x7 << 12)
    946#define RT5645_I2S_PD1_SFT			12
    947#define RT5645_I2S_PD1_1			(0x0 << 12)
    948#define RT5645_I2S_PD1_2			(0x1 << 12)
    949#define RT5645_I2S_PD1_3			(0x2 << 12)
    950#define RT5645_I2S_PD1_4			(0x3 << 12)
    951#define RT5645_I2S_PD1_6			(0x4 << 12)
    952#define RT5645_I2S_PD1_8			(0x5 << 12)
    953#define RT5645_I2S_PD1_12			(0x6 << 12)
    954#define RT5645_I2S_PD1_16			(0x7 << 12)
    955#define RT5645_I2S_BCLK_MS2_MASK		(0x1 << 11)
    956#define RT5645_I2S_BCLK_MS2_SFT			11
    957#define RT5645_I2S_BCLK_MS2_32			(0x0 << 11)
    958#define RT5645_I2S_BCLK_MS2_64			(0x1 << 11)
    959#define RT5645_I2S_PD2_MASK			(0x7 << 8)
    960#define RT5645_I2S_PD2_SFT			8
    961#define RT5645_I2S_PD2_1			(0x0 << 8)
    962#define RT5645_I2S_PD2_2			(0x1 << 8)
    963#define RT5645_I2S_PD2_3			(0x2 << 8)
    964#define RT5645_I2S_PD2_4			(0x3 << 8)
    965#define RT5645_I2S_PD2_6			(0x4 << 8)
    966#define RT5645_I2S_PD2_8			(0x5 << 8)
    967#define RT5645_I2S_PD2_12			(0x6 << 8)
    968#define RT5645_I2S_PD2_16			(0x7 << 8)
    969#define RT5645_I2S_BCLK_MS3_MASK		(0x1 << 7)
    970#define RT5645_I2S_BCLK_MS3_SFT			7
    971#define RT5645_I2S_BCLK_MS3_32			(0x0 << 7)
    972#define RT5645_I2S_BCLK_MS3_64			(0x1 << 7)
    973#define RT5645_I2S_PD3_MASK			(0x7 << 4)
    974#define RT5645_I2S_PD3_SFT			4
    975#define RT5645_I2S_PD3_1			(0x0 << 4)
    976#define RT5645_I2S_PD3_2			(0x1 << 4)
    977#define RT5645_I2S_PD3_3			(0x2 << 4)
    978#define RT5645_I2S_PD3_4			(0x3 << 4)
    979#define RT5645_I2S_PD3_6			(0x4 << 4)
    980#define RT5645_I2S_PD3_8			(0x5 << 4)
    981#define RT5645_I2S_PD3_12			(0x6 << 4)
    982#define RT5645_I2S_PD3_16			(0x7 << 4)
    983#define RT5645_DAC_OSR_MASK			(0x3 << 2)
    984#define RT5645_DAC_OSR_SFT			2
    985#define RT5645_DAC_OSR_128			(0x0 << 2)
    986#define RT5645_DAC_OSR_64			(0x1 << 2)
    987#define RT5645_DAC_OSR_32			(0x2 << 2)
    988#define RT5645_DAC_OSR_16			(0x3 << 2)
    989#define RT5645_ADC_OSR_MASK			(0x3)
    990#define RT5645_ADC_OSR_SFT			0
    991#define RT5645_ADC_OSR_128			(0x0)
    992#define RT5645_ADC_OSR_64			(0x1)
    993#define RT5645_ADC_OSR_32			(0x2)
    994#define RT5645_ADC_OSR_16			(0x3)
    995
    996/* ADC/DAC Clock Control 2 (0x74) */
    997#define RT5645_DAC_L_OSR_MASK			(0x3 << 14)
    998#define RT5645_DAC_L_OSR_SFT			14
    999#define RT5645_DAC_L_OSR_128			(0x0 << 14)
   1000#define RT5645_DAC_L_OSR_64			(0x1 << 14)
   1001#define RT5645_DAC_L_OSR_32			(0x2 << 14)
   1002#define RT5645_DAC_L_OSR_16			(0x3 << 14)
   1003#define RT5645_ADC_R_OSR_MASK			(0x3 << 12)
   1004#define RT5645_ADC_R_OSR_SFT			12
   1005#define RT5645_ADC_R_OSR_128			(0x0 << 12)
   1006#define RT5645_ADC_R_OSR_64			(0x1 << 12)
   1007#define RT5645_ADC_R_OSR_32			(0x2 << 12)
   1008#define RT5645_ADC_R_OSR_16			(0x3 << 12)
   1009#define RT5645_DAHPF_EN				(0x1 << 11)
   1010#define RT5645_DAHPF_EN_SFT			11
   1011#define RT5645_ADHPF_EN				(0x1 << 10)
   1012#define RT5645_ADHPF_EN_SFT			10
   1013
   1014/* Digital Microphone Control (0x75) */
   1015#define RT5645_DMIC_1_EN_MASK			(0x1 << 15)
   1016#define RT5645_DMIC_1_EN_SFT			15
   1017#define RT5645_DMIC_1_DIS			(0x0 << 15)
   1018#define RT5645_DMIC_1_EN			(0x1 << 15)
   1019#define RT5645_DMIC_2_EN_MASK			(0x1 << 14)
   1020#define RT5645_DMIC_2_EN_SFT			14
   1021#define RT5645_DMIC_2_DIS			(0x0 << 14)
   1022#define RT5645_DMIC_2_EN			(0x1 << 14)
   1023#define RT5645_DMIC_1L_LH_MASK			(0x1 << 13)
   1024#define RT5645_DMIC_1L_LH_SFT			13
   1025#define RT5645_DMIC_1L_LH_FALLING		(0x0 << 13)
   1026#define RT5645_DMIC_1L_LH_RISING		(0x1 << 13)
   1027#define RT5645_DMIC_1R_LH_MASK			(0x1 << 12)
   1028#define RT5645_DMIC_1R_LH_SFT			12
   1029#define RT5645_DMIC_1R_LH_FALLING		(0x0 << 12)
   1030#define RT5645_DMIC_1R_LH_RISING		(0x1 << 12)
   1031#define RT5645_DMIC_2_DP_MASK			(0x3 << 10)
   1032#define RT5645_DMIC_2_DP_SFT			10
   1033#define RT5645_DMIC_2_DP_GPIO6			(0x0 << 10)
   1034#define RT5645_DMIC_2_DP_GPIO10			(0x1 << 10)
   1035#define RT5645_DMIC_2_DP_GPIO12			(0x2 << 10)
   1036#define RT5645_DMIC_2_DP_IN2P			(0x3 << 10)
   1037#define RT5645_DMIC_2L_LH_MASK			(0x1 << 9)
   1038#define RT5645_DMIC_2L_LH_SFT			9
   1039#define RT5645_DMIC_2L_LH_FALLING		(0x0 << 9)
   1040#define RT5645_DMIC_2L_LH_RISING		(0x1 << 9)
   1041#define RT5645_DMIC_2R_LH_MASK			(0x1 << 8)
   1042#define RT5645_DMIC_2R_LH_SFT			8
   1043#define RT5645_DMIC_2R_LH_FALLING		(0x0 << 8)
   1044#define RT5645_DMIC_2R_LH_RISING		(0x1 << 8)
   1045#define RT5645_DMIC_CLK_MASK			(0x7 << 5)
   1046#define RT5645_DMIC_CLK_SFT			5
   1047#define RT5645_DMIC_3_EN_MASK			(0x1 << 4)
   1048#define RT5645_DMIC_3_EN_SFT			4
   1049#define RT5645_DMIC_3_DIS			(0x0 << 4)
   1050#define RT5645_DMIC_3_EN			(0x1 << 4)
   1051#define RT5645_DMIC_1_DP_MASK			(0x3 << 0)
   1052#define RT5645_DMIC_1_DP_SFT			0
   1053#define RT5645_DMIC_1_DP_GPIO5			(0x0 << 0)
   1054#define RT5645_DMIC_1_DP_IN2N			(0x1 << 0)
   1055#define RT5645_DMIC_1_DP_GPIO11			(0x2 << 0)
   1056
   1057/* TDM Control 1 (0x77) */
   1058#define RT5645_IF1_ADC_IN_MASK			(0x3 << 8)
   1059#define RT5645_IF1_ADC_IN_SFT			8
   1060
   1061/* Global Clock Control (0x80) */
   1062#define RT5645_SCLK_SRC_MASK			(0x3 << 14)
   1063#define RT5645_SCLK_SRC_SFT			14
   1064#define RT5645_SCLK_SRC_MCLK			(0x0 << 14)
   1065#define RT5645_SCLK_SRC_PLL1			(0x1 << 14)
   1066#define RT5645_SCLK_SRC_RCCLK			(0x2 << 14)
   1067#define RT5645_PLL1_SRC_MASK			(0x7 << 11)
   1068#define RT5645_PLL1_SRC_SFT			11
   1069#define RT5645_PLL1_SRC_MCLK			(0x0 << 11)
   1070#define RT5645_PLL1_SRC_BCLK1			(0x1 << 11)
   1071#define RT5645_PLL1_SRC_BCLK2			(0x2 << 11)
   1072#define RT5645_PLL1_SRC_BCLK3			(0x3 << 11)
   1073#define RT5645_PLL1_SRC_RCCLK			(0x4 << 11)
   1074#define RT5645_PLL1_PD_MASK			(0x1 << 3)
   1075#define RT5645_PLL1_PD_SFT			3
   1076#define RT5645_PLL1_PD_1			(0x0 << 3)
   1077#define RT5645_PLL1_PD_2			(0x1 << 3)
   1078
   1079#define RT5645_PLL_INP_MAX			40000000
   1080#define RT5645_PLL_INP_MIN			256000
   1081/* PLL M/N/K Code Control 1 (0x81) */
   1082#define RT5645_PLL_N_MAX			0x1ff
   1083#define RT5645_PLL_N_MASK			(RT5645_PLL_N_MAX << 7)
   1084#define RT5645_PLL_N_SFT			7
   1085#define RT5645_PLL_K_MAX			0x1f
   1086#define RT5645_PLL_K_MASK			(RT5645_PLL_K_MAX)
   1087#define RT5645_PLL_K_SFT			0
   1088
   1089/* PLL M/N/K Code Control 2 (0x82) */
   1090#define RT5645_PLL_M_MAX			0xf
   1091#define RT5645_PLL_M_MASK			(RT5645_PLL_M_MAX << 12)
   1092#define RT5645_PLL_M_SFT			12
   1093#define RT5645_PLL_M_BP				(0x1 << 11)
   1094#define RT5645_PLL_M_BP_SFT			11
   1095
   1096/* ASRC Control 1 (0x83) */
   1097#define RT5645_STO_T_MASK			(0x1 << 15)
   1098#define RT5645_STO_T_SFT			15
   1099#define RT5645_STO_T_SCLK			(0x0 << 15)
   1100#define RT5645_STO_T_LRCK1			(0x1 << 15)
   1101#define RT5645_M1_T_MASK			(0x1 << 14)
   1102#define RT5645_M1_T_SFT				14
   1103#define RT5645_M1_T_I2S2			(0x0 << 14)
   1104#define RT5645_M1_T_I2S2_D3			(0x1 << 14)
   1105#define RT5645_I2S2_F_MASK			(0x1 << 12)
   1106#define RT5645_I2S2_F_SFT			12
   1107#define RT5645_I2S2_F_I2S2_D2			(0x0 << 12)
   1108#define RT5645_I2S2_F_I2S1_TCLK			(0x1 << 12)
   1109#define RT5645_DMIC_1_M_MASK			(0x1 << 9)
   1110#define RT5645_DMIC_1_M_SFT			9
   1111#define RT5645_DMIC_1_M_NOR			(0x0 << 9)
   1112#define RT5645_DMIC_1_M_ASYN			(0x1 << 9)
   1113#define RT5645_DMIC_2_M_MASK			(0x1 << 8)
   1114#define RT5645_DMIC_2_M_SFT			8
   1115#define RT5645_DMIC_2_M_NOR			(0x0 << 8)
   1116#define RT5645_DMIC_2_M_ASYN			(0x1 << 8)
   1117
   1118/* ASRC clock source selection (0x84, 0x85) */
   1119#define RT5645_CLK_SEL_SYS			(0x0)
   1120#define RT5645_CLK_SEL_I2S1_ASRC		(0x1)
   1121#define RT5645_CLK_SEL_I2S2_ASRC		(0x2)
   1122#define RT5645_CLK_SEL_SYS2			(0x5)
   1123
   1124/* ASRC Control 2 (0x84) */
   1125#define RT5645_DA_STO_CLK_SEL_MASK		(0xf << 12)
   1126#define RT5645_DA_STO_CLK_SEL_SFT		12
   1127#define RT5645_DA_MONOL_CLK_SEL_MASK		(0xf << 8)
   1128#define RT5645_DA_MONOL_CLK_SEL_SFT		8
   1129#define RT5645_DA_MONOR_CLK_SEL_MASK		(0xf << 4)
   1130#define RT5645_DA_MONOR_CLK_SEL_SFT		4
   1131#define RT5645_AD_STO1_CLK_SEL_MASK		(0xf << 0)
   1132#define RT5645_AD_STO1_CLK_SEL_SFT		0
   1133
   1134/* ASRC Control 3 (0x85) */
   1135#define RT5645_AD_MONOL_CLK_SEL_MASK		(0xf << 4)
   1136#define RT5645_AD_MONOL_CLK_SEL_SFT		4
   1137#define RT5645_AD_MONOR_CLK_SEL_MASK		(0xf << 0)
   1138#define RT5645_AD_MONOR_CLK_SEL_SFT		0
   1139
   1140/* ASRC Control 4 (0x89) */
   1141#define RT5645_I2S1_PD_MASK			(0x7 << 12)
   1142#define RT5645_I2S1_PD_SFT			12
   1143#define RT5645_I2S2_PD_MASK			(0x7 << 8)
   1144#define RT5645_I2S2_PD_SFT			8
   1145
   1146/* HPOUT Over Current Detection (0x8b) */
   1147#define RT5645_HP_OVCD_MASK			(0x1 << 10)
   1148#define RT5645_HP_OVCD_SFT			10
   1149#define RT5645_HP_OVCD_DIS			(0x0 << 10)
   1150#define RT5645_HP_OVCD_EN			(0x1 << 10)
   1151#define RT5645_HP_OC_TH_MASK			(0x3 << 8)
   1152#define RT5645_HP_OC_TH_SFT			8
   1153#define RT5645_HP_OC_TH_90			(0x0 << 8)
   1154#define RT5645_HP_OC_TH_105			(0x1 << 8)
   1155#define RT5645_HP_OC_TH_120			(0x2 << 8)
   1156#define RT5645_HP_OC_TH_135			(0x3 << 8)
   1157
   1158/* Class D Over Current Control (0x8c) */
   1159#define RT5645_CLSD_OC_MASK			(0x1 << 9)
   1160#define RT5645_CLSD_OC_SFT			9
   1161#define RT5645_CLSD_OC_PU			(0x0 << 9)
   1162#define RT5645_CLSD_OC_PD			(0x1 << 9)
   1163#define RT5645_AUTO_PD_MASK			(0x1 << 8)
   1164#define RT5645_AUTO_PD_SFT			8
   1165#define RT5645_AUTO_PD_DIS			(0x0 << 8)
   1166#define RT5645_AUTO_PD_EN			(0x1 << 8)
   1167#define RT5645_CLSD_OC_TH_MASK			(0x3f)
   1168#define RT5645_CLSD_OC_TH_SFT			0
   1169
   1170/* Class D Output Control (0x8d) */
   1171#define RT5645_CLSD_RATIO_MASK			(0xf << 12)
   1172#define RT5645_CLSD_RATIO_SFT			12
   1173#define RT5645_CLSD_OM_MASK			(0x1 << 11)
   1174#define RT5645_CLSD_OM_SFT			11
   1175#define RT5645_CLSD_OM_MONO			(0x0 << 11)
   1176#define RT5645_CLSD_OM_STO			(0x1 << 11)
   1177#define RT5645_CLSD_SCH_MASK			(0x1 << 10)
   1178#define RT5645_CLSD_SCH_SFT			10
   1179#define RT5645_CLSD_SCH_L			(0x0 << 10)
   1180#define RT5645_CLSD_SCH_S			(0x1 << 10)
   1181
   1182/* Depop Mode Control 1 (0x8e) */
   1183#define RT5645_SMT_TRIG_MASK			(0x1 << 15)
   1184#define RT5645_SMT_TRIG_SFT			15
   1185#define RT5645_SMT_TRIG_DIS			(0x0 << 15)
   1186#define RT5645_SMT_TRIG_EN			(0x1 << 15)
   1187#define RT5645_HP_L_SMT_MASK			(0x1 << 9)
   1188#define RT5645_HP_L_SMT_SFT			9
   1189#define RT5645_HP_L_SMT_DIS			(0x0 << 9)
   1190#define RT5645_HP_L_SMT_EN			(0x1 << 9)
   1191#define RT5645_HP_R_SMT_MASK			(0x1 << 8)
   1192#define RT5645_HP_R_SMT_SFT			8
   1193#define RT5645_HP_R_SMT_DIS			(0x0 << 8)
   1194#define RT5645_HP_R_SMT_EN			(0x1 << 8)
   1195#define RT5645_HP_CD_PD_MASK			(0x1 << 7)
   1196#define RT5645_HP_CD_PD_SFT			7
   1197#define RT5645_HP_CD_PD_DIS			(0x0 << 7)
   1198#define RT5645_HP_CD_PD_EN			(0x1 << 7)
   1199#define RT5645_RSTN_MASK			(0x1 << 6)
   1200#define RT5645_RSTN_SFT				6
   1201#define RT5645_RSTN_DIS				(0x0 << 6)
   1202#define RT5645_RSTN_EN				(0x1 << 6)
   1203#define RT5645_RSTP_MASK			(0x1 << 5)
   1204#define RT5645_RSTP_SFT				5
   1205#define RT5645_RSTP_DIS				(0x0 << 5)
   1206#define RT5645_RSTP_EN				(0x1 << 5)
   1207#define RT5645_HP_CO_MASK			(0x1 << 4)
   1208#define RT5645_HP_CO_SFT			4
   1209#define RT5645_HP_CO_DIS			(0x0 << 4)
   1210#define RT5645_HP_CO_EN				(0x1 << 4)
   1211#define RT5645_HP_CP_MASK			(0x1 << 3)
   1212#define RT5645_HP_CP_SFT			3
   1213#define RT5645_HP_CP_PD				(0x0 << 3)
   1214#define RT5645_HP_CP_PU				(0x1 << 3)
   1215#define RT5645_HP_SG_MASK			(0x1 << 2)
   1216#define RT5645_HP_SG_SFT			2
   1217#define RT5645_HP_SG_DIS			(0x0 << 2)
   1218#define RT5645_HP_SG_EN				(0x1 << 2)
   1219#define RT5645_HP_DP_MASK			(0x1 << 1)
   1220#define RT5645_HP_DP_SFT			1
   1221#define RT5645_HP_DP_PD				(0x0 << 1)
   1222#define RT5645_HP_DP_PU				(0x1 << 1)
   1223#define RT5645_HP_CB_MASK			(0x1)
   1224#define RT5645_HP_CB_SFT			0
   1225#define RT5645_HP_CB_PD				(0x0)
   1226#define RT5645_HP_CB_PU				(0x1)
   1227
   1228/* Depop Mode Control 2 (0x8f) */
   1229#define RT5645_DEPOP_MASK			(0x1 << 13)
   1230#define RT5645_DEPOP_SFT			13
   1231#define RT5645_DEPOP_AUTO			(0x0 << 13)
   1232#define RT5645_DEPOP_MAN			(0x1 << 13)
   1233#define RT5645_RAMP_MASK			(0x1 << 12)
   1234#define RT5645_RAMP_SFT				12
   1235#define RT5645_RAMP_DIS				(0x0 << 12)
   1236#define RT5645_RAMP_EN				(0x1 << 12)
   1237#define RT5645_BPS_MASK				(0x1 << 11)
   1238#define RT5645_BPS_SFT				11
   1239#define RT5645_BPS_DIS				(0x0 << 11)
   1240#define RT5645_BPS_EN				(0x1 << 11)
   1241#define RT5645_FAST_UPDN_MASK			(0x1 << 10)
   1242#define RT5645_FAST_UPDN_SFT			10
   1243#define RT5645_FAST_UPDN_DIS			(0x0 << 10)
   1244#define RT5645_FAST_UPDN_EN			(0x1 << 10)
   1245#define RT5645_MRES_MASK			(0x3 << 8)
   1246#define RT5645_MRES_SFT				8
   1247#define RT5645_MRES_15MO			(0x0 << 8)
   1248#define RT5645_MRES_25MO			(0x1 << 8)
   1249#define RT5645_MRES_35MO			(0x2 << 8)
   1250#define RT5645_MRES_45MO			(0x3 << 8)
   1251#define RT5645_VLO_MASK				(0x1 << 7)
   1252#define RT5645_VLO_SFT				7
   1253#define RT5645_VLO_3V				(0x0 << 7)
   1254#define RT5645_VLO_32V				(0x1 << 7)
   1255#define RT5645_DIG_DP_MASK			(0x1 << 6)
   1256#define RT5645_DIG_DP_SFT			6
   1257#define RT5645_DIG_DP_DIS			(0x0 << 6)
   1258#define RT5645_DIG_DP_EN			(0x1 << 6)
   1259#define RT5645_DP_TH_MASK			(0x3 << 4)
   1260#define RT5645_DP_TH_SFT			4
   1261
   1262/* Depop Mode Control 3 (0x90) */
   1263#define RT5645_CP_SYS_MASK			(0x7 << 12)
   1264#define RT5645_CP_SYS_SFT			12
   1265#define RT5645_CP_FQ1_MASK			(0x7 << 8)
   1266#define RT5645_CP_FQ1_SFT			8
   1267#define RT5645_CP_FQ2_MASK			(0x7 << 4)
   1268#define RT5645_CP_FQ2_SFT			4
   1269#define RT5645_CP_FQ3_MASK			(0x7)
   1270#define RT5645_CP_FQ3_SFT			0
   1271#define RT5645_CP_FQ_1_5_KHZ			0
   1272#define RT5645_CP_FQ_3_KHZ			1
   1273#define RT5645_CP_FQ_6_KHZ			2
   1274#define RT5645_CP_FQ_12_KHZ			3
   1275#define RT5645_CP_FQ_24_KHZ			4
   1276#define RT5645_CP_FQ_48_KHZ			5
   1277#define RT5645_CP_FQ_96_KHZ			6
   1278#define RT5645_CP_FQ_192_KHZ			7
   1279
   1280/* PV detection and SPK gain control (0x92) */
   1281#define RT5645_PVDD_DET_MASK			(0x1 << 15)
   1282#define RT5645_PVDD_DET_SFT			15
   1283#define RT5645_PVDD_DET_DIS			(0x0 << 15)
   1284#define RT5645_PVDD_DET_EN			(0x1 << 15)
   1285#define RT5645_SPK_AG_MASK			(0x1 << 14)
   1286#define RT5645_SPK_AG_SFT			14
   1287#define RT5645_SPK_AG_DIS			(0x0 << 14)
   1288#define RT5645_SPK_AG_EN			(0x1 << 14)
   1289
   1290/* Micbias Control (0x93) */
   1291#define RT5645_MIC1_BS_MASK			(0x1 << 15)
   1292#define RT5645_MIC1_BS_SFT			15
   1293#define RT5645_MIC1_BS_9AV			(0x0 << 15)
   1294#define RT5645_MIC1_BS_75AV			(0x1 << 15)
   1295#define RT5645_MIC2_BS_MASK			(0x1 << 14)
   1296#define RT5645_MIC2_BS_SFT			14
   1297#define RT5645_MIC2_BS_9AV			(0x0 << 14)
   1298#define RT5645_MIC2_BS_75AV			(0x1 << 14)
   1299#define RT5645_MIC1_CLK_MASK			(0x1 << 13)
   1300#define RT5645_MIC1_CLK_SFT			13
   1301#define RT5645_MIC1_CLK_DIS			(0x0 << 13)
   1302#define RT5645_MIC1_CLK_EN			(0x1 << 13)
   1303#define RT5645_MIC2_CLK_MASK			(0x1 << 12)
   1304#define RT5645_MIC2_CLK_SFT			12
   1305#define RT5645_MIC2_CLK_DIS			(0x0 << 12)
   1306#define RT5645_MIC2_CLK_EN			(0x1 << 12)
   1307#define RT5645_MIC1_OVCD_MASK			(0x1 << 11)
   1308#define RT5645_MIC1_OVCD_SFT			11
   1309#define RT5645_MIC1_OVCD_DIS			(0x0 << 11)
   1310#define RT5645_MIC1_OVCD_EN			(0x1 << 11)
   1311#define RT5645_MIC1_OVTH_MASK			(0x3 << 9)
   1312#define RT5645_MIC1_OVTH_SFT			9
   1313#define RT5645_MIC1_OVTH_600UA			(0x0 << 9)
   1314#define RT5645_MIC1_OVTH_1500UA			(0x1 << 9)
   1315#define RT5645_MIC1_OVTH_2000UA			(0x2 << 9)
   1316#define RT5645_MIC2_OVCD_MASK			(0x1 << 8)
   1317#define RT5645_MIC2_OVCD_SFT			8
   1318#define RT5645_MIC2_OVCD_DIS			(0x0 << 8)
   1319#define RT5645_MIC2_OVCD_EN			(0x1 << 8)
   1320#define RT5645_MIC2_OVTH_MASK			(0x3 << 6)
   1321#define RT5645_MIC2_OVTH_SFT			6
   1322#define RT5645_MIC2_OVTH_600UA			(0x0 << 6)
   1323#define RT5645_MIC2_OVTH_1500UA			(0x1 << 6)
   1324#define RT5645_MIC2_OVTH_2000UA			(0x2 << 6)
   1325#define RT5645_PWR_MB_MASK			(0x1 << 5)
   1326#define RT5645_PWR_MB_SFT			5
   1327#define RT5645_PWR_MB_PD			(0x0 << 5)
   1328#define RT5645_PWR_MB_PU			(0x1 << 5)
   1329#define RT5645_PWR_CLK25M_MASK			(0x1 << 4)
   1330#define RT5645_PWR_CLK25M_SFT			4
   1331#define RT5645_PWR_CLK25M_PD			(0x0 << 4)
   1332#define RT5645_PWR_CLK25M_PU			(0x1 << 4)
   1333#define RT5645_IRQ_CLK_MCLK			(0x0 << 3)
   1334#define RT5645_IRQ_CLK_INT			(0x1 << 3)
   1335#define RT5645_JD1_MODE_MASK			(0x3 << 0)
   1336#define RT5645_JD1_MODE_0			(0x0 << 0)
   1337#define RT5645_JD1_MODE_1			(0x1 << 0)
   1338#define RT5645_JD1_MODE_2			(0x2 << 0)
   1339
   1340/* VAD Control 4 (0x9d) */
   1341#define RT5645_VAD_SEL_MASK			(0x3 << 8)
   1342#define RT5645_VAD_SEL_SFT			8
   1343
   1344/* EQ Control 1 (0xb0) */
   1345#define RT5645_EQ_SRC_MASK			(0x1 << 15)
   1346#define RT5645_EQ_SRC_SFT			15
   1347#define RT5645_EQ_SRC_DAC			(0x0 << 15)
   1348#define RT5645_EQ_SRC_ADC			(0x1 << 15)
   1349#define RT5645_EQ_UPD				(0x1 << 14)
   1350#define RT5645_EQ_UPD_BIT			14
   1351#define RT5645_EQ_CD_MASK			(0x1 << 13)
   1352#define RT5645_EQ_CD_SFT			13
   1353#define RT5645_EQ_CD_DIS			(0x0 << 13)
   1354#define RT5645_EQ_CD_EN				(0x1 << 13)
   1355#define RT5645_EQ_DITH_MASK			(0x3 << 8)
   1356#define RT5645_EQ_DITH_SFT			8
   1357#define RT5645_EQ_DITH_NOR			(0x0 << 8)
   1358#define RT5645_EQ_DITH_LSB			(0x1 << 8)
   1359#define RT5645_EQ_DITH_LSB_1			(0x2 << 8)
   1360#define RT5645_EQ_DITH_LSB_2			(0x3 << 8)
   1361
   1362/* EQ Control 2 (0xb1) */
   1363#define RT5645_EQ_HPF1_M_MASK			(0x1 << 8)
   1364#define RT5645_EQ_HPF1_M_SFT			8
   1365#define RT5645_EQ_HPF1_M_HI			(0x0 << 8)
   1366#define RT5645_EQ_HPF1_M_1ST			(0x1 << 8)
   1367#define RT5645_EQ_LPF1_M_MASK			(0x1 << 7)
   1368#define RT5645_EQ_LPF1_M_SFT			7
   1369#define RT5645_EQ_LPF1_M_LO			(0x0 << 7)
   1370#define RT5645_EQ_LPF1_M_1ST			(0x1 << 7)
   1371#define RT5645_EQ_HPF2_MASK			(0x1 << 6)
   1372#define RT5645_EQ_HPF2_SFT			6
   1373#define RT5645_EQ_HPF2_DIS			(0x0 << 6)
   1374#define RT5645_EQ_HPF2_EN			(0x1 << 6)
   1375#define RT5645_EQ_HPF1_MASK			(0x1 << 5)
   1376#define RT5645_EQ_HPF1_SFT			5
   1377#define RT5645_EQ_HPF1_DIS			(0x0 << 5)
   1378#define RT5645_EQ_HPF1_EN			(0x1 << 5)
   1379#define RT5645_EQ_BPF4_MASK			(0x1 << 4)
   1380#define RT5645_EQ_BPF4_SFT			4
   1381#define RT5645_EQ_BPF4_DIS			(0x0 << 4)
   1382#define RT5645_EQ_BPF4_EN			(0x1 << 4)
   1383#define RT5645_EQ_BPF3_MASK			(0x1 << 3)
   1384#define RT5645_EQ_BPF3_SFT			3
   1385#define RT5645_EQ_BPF3_DIS			(0x0 << 3)
   1386#define RT5645_EQ_BPF3_EN			(0x1 << 3)
   1387#define RT5645_EQ_BPF2_MASK			(0x1 << 2)
   1388#define RT5645_EQ_BPF2_SFT			2
   1389#define RT5645_EQ_BPF2_DIS			(0x0 << 2)
   1390#define RT5645_EQ_BPF2_EN			(0x1 << 2)
   1391#define RT5645_EQ_BPF1_MASK			(0x1 << 1)
   1392#define RT5645_EQ_BPF1_SFT			1
   1393#define RT5645_EQ_BPF1_DIS			(0x0 << 1)
   1394#define RT5645_EQ_BPF1_EN			(0x1 << 1)
   1395#define RT5645_EQ_LPF_MASK			(0x1)
   1396#define RT5645_EQ_LPF_SFT			0
   1397#define RT5645_EQ_LPF_DIS			(0x0)
   1398#define RT5645_EQ_LPF_EN			(0x1)
   1399#define RT5645_EQ_CTRL_MASK			(0x7f)
   1400
   1401/* Memory Test (0xb2) */
   1402#define RT5645_MT_MASK				(0x1 << 15)
   1403#define RT5645_MT_SFT				15
   1404#define RT5645_MT_DIS				(0x0 << 15)
   1405#define RT5645_MT_EN				(0x1 << 15)
   1406
   1407/* DRC/AGC Control 1 (0xb4) */
   1408#define RT5645_DRC_AGC_P_MASK			(0x1 << 15)
   1409#define RT5645_DRC_AGC_P_SFT			15
   1410#define RT5645_DRC_AGC_P_DAC			(0x0 << 15)
   1411#define RT5645_DRC_AGC_P_ADC			(0x1 << 15)
   1412#define RT5645_DRC_AGC_MASK			(0x1 << 14)
   1413#define RT5645_DRC_AGC_SFT			14
   1414#define RT5645_DRC_AGC_DIS			(0x0 << 14)
   1415#define RT5645_DRC_AGC_EN			(0x1 << 14)
   1416#define RT5645_DRC_AGC_UPD			(0x1 << 13)
   1417#define RT5645_DRC_AGC_UPD_BIT			13
   1418#define RT5645_DRC_AGC_AR_MASK			(0x1f << 8)
   1419#define RT5645_DRC_AGC_AR_SFT			8
   1420#define RT5645_DRC_AGC_R_MASK			(0x7 << 5)
   1421#define RT5645_DRC_AGC_R_SFT			5
   1422#define RT5645_DRC_AGC_R_48K			(0x1 << 5)
   1423#define RT5645_DRC_AGC_R_96K			(0x2 << 5)
   1424#define RT5645_DRC_AGC_R_192K			(0x3 << 5)
   1425#define RT5645_DRC_AGC_R_441K			(0x5 << 5)
   1426#define RT5645_DRC_AGC_R_882K			(0x6 << 5)
   1427#define RT5645_DRC_AGC_R_1764K			(0x7 << 5)
   1428#define RT5645_DRC_AGC_RC_MASK			(0x1f)
   1429#define RT5645_DRC_AGC_RC_SFT			0
   1430
   1431/* DRC/AGC Control 2 (0xb5) */
   1432#define RT5645_DRC_AGC_POB_MASK			(0x3f << 8)
   1433#define RT5645_DRC_AGC_POB_SFT			8
   1434#define RT5645_DRC_AGC_CP_MASK			(0x1 << 7)
   1435#define RT5645_DRC_AGC_CP_SFT			7
   1436#define RT5645_DRC_AGC_CP_DIS			(0x0 << 7)
   1437#define RT5645_DRC_AGC_CP_EN			(0x1 << 7)
   1438#define RT5645_DRC_AGC_CPR_MASK			(0x3 << 5)
   1439#define RT5645_DRC_AGC_CPR_SFT			5
   1440#define RT5645_DRC_AGC_CPR_1_1			(0x0 << 5)
   1441#define RT5645_DRC_AGC_CPR_1_2			(0x1 << 5)
   1442#define RT5645_DRC_AGC_CPR_1_3			(0x2 << 5)
   1443#define RT5645_DRC_AGC_CPR_1_4			(0x3 << 5)
   1444#define RT5645_DRC_AGC_PRB_MASK			(0x1f)
   1445#define RT5645_DRC_AGC_PRB_SFT			0
   1446
   1447/* DRC/AGC Control 3 (0xb6) */
   1448#define RT5645_DRC_AGC_NGB_MASK			(0xf << 12)
   1449#define RT5645_DRC_AGC_NGB_SFT			12
   1450#define RT5645_DRC_AGC_TAR_MASK			(0x1f << 7)
   1451#define RT5645_DRC_AGC_TAR_SFT			7
   1452#define RT5645_DRC_AGC_NG_MASK			(0x1 << 6)
   1453#define RT5645_DRC_AGC_NG_SFT			6
   1454#define RT5645_DRC_AGC_NG_DIS			(0x0 << 6)
   1455#define RT5645_DRC_AGC_NG_EN			(0x1 << 6)
   1456#define RT5645_DRC_AGC_NGH_MASK			(0x1 << 5)
   1457#define RT5645_DRC_AGC_NGH_SFT			5
   1458#define RT5645_DRC_AGC_NGH_DIS			(0x0 << 5)
   1459#define RT5645_DRC_AGC_NGH_EN			(0x1 << 5)
   1460#define RT5645_DRC_AGC_NGT_MASK			(0x1f)
   1461#define RT5645_DRC_AGC_NGT_SFT			0
   1462
   1463/* ANC Control 1 (0xb8) */
   1464#define RT5645_ANC_M_MASK			(0x1 << 15)
   1465#define RT5645_ANC_M_SFT			15
   1466#define RT5645_ANC_M_NOR			(0x0 << 15)
   1467#define RT5645_ANC_M_REV			(0x1 << 15)
   1468#define RT5645_ANC_MASK				(0x1 << 14)
   1469#define RT5645_ANC_SFT				14
   1470#define RT5645_ANC_DIS				(0x0 << 14)
   1471#define RT5645_ANC_EN				(0x1 << 14)
   1472#define RT5645_ANC_MD_MASK			(0x3 << 12)
   1473#define RT5645_ANC_MD_SFT			12
   1474#define RT5645_ANC_MD_DIS			(0x0 << 12)
   1475#define RT5645_ANC_MD_67MS			(0x1 << 12)
   1476#define RT5645_ANC_MD_267MS			(0x2 << 12)
   1477#define RT5645_ANC_MD_1067MS			(0x3 << 12)
   1478#define RT5645_ANC_SN_MASK			(0x1 << 11)
   1479#define RT5645_ANC_SN_SFT			11
   1480#define RT5645_ANC_SN_DIS			(0x0 << 11)
   1481#define RT5645_ANC_SN_EN			(0x1 << 11)
   1482#define RT5645_ANC_CLK_MASK			(0x1 << 10)
   1483#define RT5645_ANC_CLK_SFT			10
   1484#define RT5645_ANC_CLK_ANC			(0x0 << 10)
   1485#define RT5645_ANC_CLK_REG			(0x1 << 10)
   1486#define RT5645_ANC_ZCD_MASK			(0x3 << 8)
   1487#define RT5645_ANC_ZCD_SFT			8
   1488#define RT5645_ANC_ZCD_DIS			(0x0 << 8)
   1489#define RT5645_ANC_ZCD_T1			(0x1 << 8)
   1490#define RT5645_ANC_ZCD_T2			(0x2 << 8)
   1491#define RT5645_ANC_ZCD_WT			(0x3 << 8)
   1492#define RT5645_ANC_CS_MASK			(0x1 << 7)
   1493#define RT5645_ANC_CS_SFT			7
   1494#define RT5645_ANC_CS_DIS			(0x0 << 7)
   1495#define RT5645_ANC_CS_EN			(0x1 << 7)
   1496#define RT5645_ANC_SW_MASK			(0x1 << 6)
   1497#define RT5645_ANC_SW_SFT			6
   1498#define RT5645_ANC_SW_NOR			(0x0 << 6)
   1499#define RT5645_ANC_SW_AUTO			(0x1 << 6)
   1500#define RT5645_ANC_CO_L_MASK			(0x3f)
   1501#define RT5645_ANC_CO_L_SFT			0
   1502
   1503/* ANC Control 2 (0xb6) */
   1504#define RT5645_ANC_FG_R_MASK			(0xf << 12)
   1505#define RT5645_ANC_FG_R_SFT			12
   1506#define RT5645_ANC_FG_L_MASK			(0xf << 8)
   1507#define RT5645_ANC_FG_L_SFT			8
   1508#define RT5645_ANC_CG_R_MASK			(0xf << 4)
   1509#define RT5645_ANC_CG_R_SFT			4
   1510#define RT5645_ANC_CG_L_MASK			(0xf)
   1511#define RT5645_ANC_CG_L_SFT			0
   1512
   1513/* ANC Control 3 (0xb6) */
   1514#define RT5645_ANC_CD_MASK			(0x1 << 6)
   1515#define RT5645_ANC_CD_SFT			6
   1516#define RT5645_ANC_CD_BOTH			(0x0 << 6)
   1517#define RT5645_ANC_CD_IND			(0x1 << 6)
   1518#define RT5645_ANC_CO_R_MASK			(0x3f)
   1519#define RT5645_ANC_CO_R_SFT			0
   1520
   1521/* Jack Detect Control (0xbb) */
   1522#define RT5645_JD_MASK				(0x7 << 13)
   1523#define RT5645_JD_SFT				13
   1524#define RT5645_JD_DIS				(0x0 << 13)
   1525#define RT5645_JD_GPIO1				(0x1 << 13)
   1526#define RT5645_JD_JD1_IN4P			(0x2 << 13)
   1527#define RT5645_JD_JD2_IN4N			(0x3 << 13)
   1528#define RT5645_JD_GPIO2				(0x4 << 13)
   1529#define RT5645_JD_GPIO3				(0x5 << 13)
   1530#define RT5645_JD_GPIO4				(0x6 << 13)
   1531#define RT5645_JD_HP_MASK			(0x1 << 11)
   1532#define RT5645_JD_HP_SFT			11
   1533#define RT5645_JD_HP_DIS			(0x0 << 11)
   1534#define RT5645_JD_HP_EN				(0x1 << 11)
   1535#define RT5645_JD_HP_TRG_MASK			(0x1 << 10)
   1536#define RT5645_JD_HP_TRG_SFT			10
   1537#define RT5645_JD_HP_TRG_LO			(0x0 << 10)
   1538#define RT5645_JD_HP_TRG_HI			(0x1 << 10)
   1539#define RT5645_JD_SPL_MASK			(0x1 << 9)
   1540#define RT5645_JD_SPL_SFT			9
   1541#define RT5645_JD_SPL_DIS			(0x0 << 9)
   1542#define RT5645_JD_SPL_EN			(0x1 << 9)
   1543#define RT5645_JD_SPL_TRG_MASK			(0x1 << 8)
   1544#define RT5645_JD_SPL_TRG_SFT			8
   1545#define RT5645_JD_SPL_TRG_LO			(0x0 << 8)
   1546#define RT5645_JD_SPL_TRG_HI			(0x1 << 8)
   1547#define RT5645_JD_SPR_MASK			(0x1 << 7)
   1548#define RT5645_JD_SPR_SFT			7
   1549#define RT5645_JD_SPR_DIS			(0x0 << 7)
   1550#define RT5645_JD_SPR_EN			(0x1 << 7)
   1551#define RT5645_JD_SPR_TRG_MASK			(0x1 << 6)
   1552#define RT5645_JD_SPR_TRG_SFT			6
   1553#define RT5645_JD_SPR_TRG_LO			(0x0 << 6)
   1554#define RT5645_JD_SPR_TRG_HI			(0x1 << 6)
   1555#define RT5645_JD_MO_MASK			(0x1 << 5)
   1556#define RT5645_JD_MO_SFT			5
   1557#define RT5645_JD_MO_DIS			(0x0 << 5)
   1558#define RT5645_JD_MO_EN				(0x1 << 5)
   1559#define RT5645_JD_MO_TRG_MASK			(0x1 << 4)
   1560#define RT5645_JD_MO_TRG_SFT			4
   1561#define RT5645_JD_MO_TRG_LO			(0x0 << 4)
   1562#define RT5645_JD_MO_TRG_HI			(0x1 << 4)
   1563#define RT5645_JD_LO_MASK			(0x1 << 3)
   1564#define RT5645_JD_LO_SFT			3
   1565#define RT5645_JD_LO_DIS			(0x0 << 3)
   1566#define RT5645_JD_LO_EN				(0x1 << 3)
   1567#define RT5645_JD_LO_TRG_MASK			(0x1 << 2)
   1568#define RT5645_JD_LO_TRG_SFT			2
   1569#define RT5645_JD_LO_TRG_LO			(0x0 << 2)
   1570#define RT5645_JD_LO_TRG_HI			(0x1 << 2)
   1571#define RT5645_JD1_IN4P_MASK			(0x1 << 1)
   1572#define RT5645_JD1_IN4P_SFT			1
   1573#define RT5645_JD1_IN4P_DIS			(0x0 << 1)
   1574#define RT5645_JD1_IN4P_EN			(0x1 << 1)
   1575#define RT5645_JD2_IN4N_MASK			(0x1)
   1576#define RT5645_JD2_IN4N_SFT			0
   1577#define RT5645_JD2_IN4N_DIS			(0x0)
   1578#define RT5645_JD2_IN4N_EN			(0x1)
   1579
   1580/* Jack detect for ANC (0xbc) */
   1581#define RT5645_ANC_DET_MASK			(0x3 << 4)
   1582#define RT5645_ANC_DET_SFT			4
   1583#define RT5645_ANC_DET_DIS			(0x0 << 4)
   1584#define RT5645_ANC_DET_MB1			(0x1 << 4)
   1585#define RT5645_ANC_DET_MB2			(0x2 << 4)
   1586#define RT5645_ANC_DET_JD			(0x3 << 4)
   1587#define RT5645_AD_TRG_MASK			(0x1 << 3)
   1588#define RT5645_AD_TRG_SFT			3
   1589#define RT5645_AD_TRG_LO			(0x0 << 3)
   1590#define RT5645_AD_TRG_HI			(0x1 << 3)
   1591#define RT5645_ANCM_DET_MASK			(0x3 << 4)
   1592#define RT5645_ANCM_DET_SFT			4
   1593#define RT5645_ANCM_DET_DIS			(0x0 << 4)
   1594#define RT5645_ANCM_DET_MB1			(0x1 << 4)
   1595#define RT5645_ANCM_DET_MB2			(0x2 << 4)
   1596#define RT5645_ANCM_DET_JD			(0x3 << 4)
   1597#define RT5645_AMD_TRG_MASK			(0x1 << 3)
   1598#define RT5645_AMD_TRG_SFT			3
   1599#define RT5645_AMD_TRG_LO			(0x0 << 3)
   1600#define RT5645_AMD_TRG_HI			(0x1 << 3)
   1601
   1602/* IRQ Control 1 (0xbd) */
   1603#define RT5645_IRQ_JD_MASK			(0x1 << 15)
   1604#define RT5645_IRQ_JD_SFT			15
   1605#define RT5645_IRQ_JD_BP			(0x0 << 15)
   1606#define RT5645_IRQ_JD_NOR			(0x1 << 15)
   1607#define RT5645_IRQ_OT_MASK			(0x1 << 14)
   1608#define RT5645_IRQ_OT_SFT			14
   1609#define RT5645_IRQ_OT_BP			(0x0 << 14)
   1610#define RT5645_IRQ_OT_NOR			(0x1 << 14)
   1611#define RT5645_JD_STKY_MASK			(0x1 << 13)
   1612#define RT5645_JD_STKY_SFT			13
   1613#define RT5645_JD_STKY_DIS			(0x0 << 13)
   1614#define RT5645_JD_STKY_EN			(0x1 << 13)
   1615#define RT5645_OT_STKY_MASK			(0x1 << 12)
   1616#define RT5645_OT_STKY_SFT			12
   1617#define RT5645_OT_STKY_DIS			(0x0 << 12)
   1618#define RT5645_OT_STKY_EN			(0x1 << 12)
   1619#define RT5645_JD_P_MASK			(0x1 << 11)
   1620#define RT5645_JD_P_SFT				11
   1621#define RT5645_JD_P_NOR				(0x0 << 11)
   1622#define RT5645_JD_P_INV				(0x1 << 11)
   1623#define RT5645_OT_P_MASK			(0x1 << 10)
   1624#define RT5645_OT_P_SFT				10
   1625#define RT5645_OT_P_NOR				(0x0 << 10)
   1626#define RT5645_OT_P_INV				(0x1 << 10)
   1627#define RT5645_IRQ_JD_1_1_EN			(0x1 << 9)
   1628#define RT5645_JD_1_1_MASK			(0x1 << 7)
   1629#define RT5645_JD_1_1_SFT			7
   1630#define RT5645_JD_1_1_NOR			(0x0 << 7)
   1631#define RT5645_JD_1_1_INV			(0x1 << 7)
   1632
   1633/* IRQ Control 2 (0xbe) */
   1634#define RT5645_IRQ_MB1_OC_MASK			(0x1 << 15)
   1635#define RT5645_IRQ_MB1_OC_SFT			15
   1636#define RT5645_IRQ_MB1_OC_BP			(0x0 << 15)
   1637#define RT5645_IRQ_MB1_OC_NOR			(0x1 << 15)
   1638#define RT5645_IRQ_MB2_OC_MASK			(0x1 << 14)
   1639#define RT5645_IRQ_MB2_OC_SFT			14
   1640#define RT5645_IRQ_MB2_OC_BP			(0x0 << 14)
   1641#define RT5645_IRQ_MB2_OC_NOR			(0x1 << 14)
   1642#define RT5645_MB1_OC_STKY_MASK			(0x1 << 13)
   1643#define RT5645_MB1_OC_STKY_SFT			13
   1644#define RT5645_MB1_OC_STKY_DIS			(0x0 << 13)
   1645#define RT5645_MB1_OC_STKY_EN			(0x1 << 13)
   1646#define RT5645_MB2_OC_STKY_MASK			(0x1 << 12)
   1647#define RT5645_MB2_OC_STKY_SFT			12
   1648#define RT5645_MB2_OC_STKY_DIS			(0x0 << 12)
   1649#define RT5645_MB2_OC_STKY_EN			(0x1 << 12)
   1650#define RT5645_MB1_OC_P_MASK			(0x1 << 7)
   1651#define RT5645_MB1_OC_P_SFT			7
   1652#define RT5645_MB1_OC_P_NOR			(0x0 << 7)
   1653#define RT5645_MB1_OC_P_INV			(0x1 << 7)
   1654#define RT5645_MB2_OC_P_MASK			(0x1 << 6)
   1655#define RT5645_MB2_OC_P_SFT			6
   1656#define RT5645_MB2_OC_P_NOR			(0x0 << 6)
   1657#define RT5645_MB2_OC_P_INV			(0x1 << 6)
   1658#define RT5645_MB1_OC_CLR			(0x1 << 3)
   1659#define RT5645_MB1_OC_CLR_SFT			3
   1660#define RT5645_MB2_OC_CLR			(0x1 << 2)
   1661#define RT5645_MB2_OC_CLR_SFT			2
   1662
   1663/* GPIO Control 1 (0xc0) */
   1664#define RT5645_GP1_PIN_MASK			(0x1 << 15)
   1665#define RT5645_GP1_PIN_SFT			15
   1666#define RT5645_GP1_PIN_GPIO1			(0x0 << 15)
   1667#define RT5645_GP1_PIN_IRQ			(0x1 << 15)
   1668#define RT5645_GP2_PIN_MASK			(0x1 << 14)
   1669#define RT5645_GP2_PIN_SFT			14
   1670#define RT5645_GP2_PIN_GPIO2			(0x0 << 14)
   1671#define RT5645_GP2_PIN_DMIC1_SCL		(0x1 << 14)
   1672#define RT5645_GP3_PIN_MASK			(0x3 << 12)
   1673#define RT5645_GP3_PIN_SFT			12
   1674#define RT5645_GP3_PIN_GPIO3			(0x0 << 12)
   1675#define RT5645_GP3_PIN_DMIC1_SDA		(0x1 << 12)
   1676#define RT5645_GP3_PIN_IRQ			(0x2 << 12)
   1677#define RT5645_GP4_PIN_MASK			(0x1 << 11)
   1678#define RT5645_GP4_PIN_SFT			11
   1679#define RT5645_GP4_PIN_GPIO4			(0x0 << 11)
   1680#define RT5645_GP4_PIN_DMIC2_SDA		(0x1 << 11)
   1681#define RT5645_DP_SIG_MASK			(0x1 << 10)
   1682#define RT5645_DP_SIG_SFT			10
   1683#define RT5645_DP_SIG_TEST			(0x0 << 10)
   1684#define RT5645_DP_SIG_AP			(0x1 << 10)
   1685#define RT5645_GPIO_M_MASK			(0x1 << 9)
   1686#define RT5645_GPIO_M_SFT			9
   1687#define RT5645_GPIO_M_FLT			(0x0 << 9)
   1688#define RT5645_GPIO_M_PH			(0x1 << 9)
   1689#define RT5645_I2S2_SEL				(0x1 << 8)
   1690#define RT5645_I2S2_SEL_SFT			8
   1691#define RT5645_GP5_PIN_MASK			(0x1 << 7)
   1692#define RT5645_GP5_PIN_SFT			7
   1693#define RT5645_GP5_PIN_GPIO5			(0x0 << 7)
   1694#define RT5645_GP5_PIN_DMIC1_SDA		(0x1 << 7)
   1695#define RT5645_GP6_PIN_MASK			(0x1 << 6)
   1696#define RT5645_GP6_PIN_SFT			6
   1697#define RT5645_GP6_PIN_GPIO6			(0x0 << 6)
   1698#define RT5645_GP6_PIN_DMIC2_SDA		(0x1 << 6)
   1699#define RT5645_I2S2_DAC_PIN_MASK		(0x1 << 4)
   1700#define RT5645_I2S2_DAC_PIN_SFT			4
   1701#define RT5645_I2S2_DAC_PIN_I2S			(0x0 << 4)
   1702#define RT5645_I2S2_DAC_PIN_GPIO		(0x1 << 4)
   1703#define RT5645_GP8_PIN_MASK			(0x1 << 3)
   1704#define RT5645_GP8_PIN_SFT			3
   1705#define RT5645_GP8_PIN_GPIO8			(0x0 << 3)
   1706#define RT5645_GP8_PIN_DMIC2_SDA		(0x1 << 3)
   1707#define RT5645_GP12_PIN_MASK			(0x1 << 2)
   1708#define RT5645_GP12_PIN_SFT			2
   1709#define RT5645_GP12_PIN_GPIO12			(0x0 << 2)
   1710#define RT5645_GP12_PIN_DMIC2_SDA		(0x1 << 2)
   1711#define RT5645_GP11_PIN_MASK			(0x1 << 1)
   1712#define RT5645_GP11_PIN_SFT			1
   1713#define RT5645_GP11_PIN_GPIO11			(0x0 << 1)
   1714#define RT5645_GP11_PIN_DMIC1_SDA		(0x1 << 1)
   1715#define RT5645_GP10_PIN_MASK			(0x1)
   1716#define RT5645_GP10_PIN_SFT			0
   1717#define RT5645_GP10_PIN_GPIO10			(0x0)
   1718#define RT5645_GP10_PIN_DMIC2_SDA		(0x1)
   1719
   1720/* GPIO Control 3 (0xc2) */
   1721#define RT5645_GP4_PF_MASK			(0x1 << 11)
   1722#define RT5645_GP4_PF_SFT			11
   1723#define RT5645_GP4_PF_IN			(0x0 << 11)
   1724#define RT5645_GP4_PF_OUT			(0x1 << 11)
   1725#define RT5645_GP4_OUT_MASK			(0x1 << 10)
   1726#define RT5645_GP4_OUT_SFT			10
   1727#define RT5645_GP4_OUT_LO			(0x0 << 10)
   1728#define RT5645_GP4_OUT_HI			(0x1 << 10)
   1729#define RT5645_GP4_P_MASK			(0x1 << 9)
   1730#define RT5645_GP4_P_SFT			9
   1731#define RT5645_GP4_P_NOR			(0x0 << 9)
   1732#define RT5645_GP4_P_INV			(0x1 << 9)
   1733#define RT5645_GP3_PF_MASK			(0x1 << 8)
   1734#define RT5645_GP3_PF_SFT			8
   1735#define RT5645_GP3_PF_IN			(0x0 << 8)
   1736#define RT5645_GP3_PF_OUT			(0x1 << 8)
   1737#define RT5645_GP3_OUT_MASK			(0x1 << 7)
   1738#define RT5645_GP3_OUT_SFT			7
   1739#define RT5645_GP3_OUT_LO			(0x0 << 7)
   1740#define RT5645_GP3_OUT_HI			(0x1 << 7)
   1741#define RT5645_GP3_P_MASK			(0x1 << 6)
   1742#define RT5645_GP3_P_SFT			6
   1743#define RT5645_GP3_P_NOR			(0x0 << 6)
   1744#define RT5645_GP3_P_INV			(0x1 << 6)
   1745#define RT5645_GP2_PF_MASK			(0x1 << 5)
   1746#define RT5645_GP2_PF_SFT			5
   1747#define RT5645_GP2_PF_IN			(0x0 << 5)
   1748#define RT5645_GP2_PF_OUT			(0x1 << 5)
   1749#define RT5645_GP2_OUT_MASK			(0x1 << 4)
   1750#define RT5645_GP2_OUT_SFT			4
   1751#define RT5645_GP2_OUT_LO			(0x0 << 4)
   1752#define RT5645_GP2_OUT_HI			(0x1 << 4)
   1753#define RT5645_GP2_P_MASK			(0x1 << 3)
   1754#define RT5645_GP2_P_SFT			3
   1755#define RT5645_GP2_P_NOR			(0x0 << 3)
   1756#define RT5645_GP2_P_INV			(0x1 << 3)
   1757#define RT5645_GP1_PF_MASK			(0x1 << 2)
   1758#define RT5645_GP1_PF_SFT			2
   1759#define RT5645_GP1_PF_IN			(0x0 << 2)
   1760#define RT5645_GP1_PF_OUT			(0x1 << 2)
   1761#define RT5645_GP1_OUT_MASK			(0x1 << 1)
   1762#define RT5645_GP1_OUT_SFT			1
   1763#define RT5645_GP1_OUT_LO			(0x0 << 1)
   1764#define RT5645_GP1_OUT_HI			(0x1 << 1)
   1765#define RT5645_GP1_P_MASK			(0x1)
   1766#define RT5645_GP1_P_SFT			0
   1767#define RT5645_GP1_P_NOR			(0x0)
   1768#define RT5645_GP1_P_INV			(0x1)
   1769
   1770/* Programmable Register Array Control 1 (0xc8) */
   1771#define RT5645_REG_SEQ_MASK			(0xf << 12)
   1772#define RT5645_REG_SEQ_SFT			12
   1773#define RT5645_SEQ1_ST_MASK			(0x1 << 11) /*RO*/
   1774#define RT5645_SEQ1_ST_SFT			11
   1775#define RT5645_SEQ1_ST_RUN			(0x0 << 11)
   1776#define RT5645_SEQ1_ST_FIN			(0x1 << 11)
   1777#define RT5645_SEQ2_ST_MASK			(0x1 << 10) /*RO*/
   1778#define RT5645_SEQ2_ST_SFT			10
   1779#define RT5645_SEQ2_ST_RUN			(0x0 << 10)
   1780#define RT5645_SEQ2_ST_FIN			(0x1 << 10)
   1781#define RT5645_REG_LV_MASK			(0x1 << 9)
   1782#define RT5645_REG_LV_SFT			9
   1783#define RT5645_REG_LV_MX			(0x0 << 9)
   1784#define RT5645_REG_LV_PR			(0x1 << 9)
   1785#define RT5645_SEQ_2_PT_MASK			(0x1 << 8)
   1786#define RT5645_SEQ_2_PT_BIT			8
   1787#define RT5645_REG_IDX_MASK			(0xff)
   1788#define RT5645_REG_IDX_SFT			0
   1789
   1790/* Programmable Register Array Control 2 (0xc9) */
   1791#define RT5645_REG_DAT_MASK			(0xffff)
   1792#define RT5645_REG_DAT_SFT			0
   1793
   1794/* Programmable Register Array Control 3 (0xca) */
   1795#define RT5645_SEQ_DLY_MASK			(0xff << 8)
   1796#define RT5645_SEQ_DLY_SFT			8
   1797#define RT5645_PROG_MASK			(0x1 << 7)
   1798#define RT5645_PROG_SFT				7
   1799#define RT5645_PROG_DIS				(0x0 << 7)
   1800#define RT5645_PROG_EN				(0x1 << 7)
   1801#define RT5645_SEQ1_PT_RUN			(0x1 << 6)
   1802#define RT5645_SEQ1_PT_RUN_BIT			6
   1803#define RT5645_SEQ2_PT_RUN			(0x1 << 5)
   1804#define RT5645_SEQ2_PT_RUN_BIT			5
   1805
   1806/* Programmable Register Array Control 4 (0xcb) */
   1807#define RT5645_SEQ1_START_MASK			(0xf << 8)
   1808#define RT5645_SEQ1_START_SFT			8
   1809#define RT5645_SEQ1_END_MASK			(0xf)
   1810#define RT5645_SEQ1_END_SFT			0
   1811
   1812/* Programmable Register Array Control 5 (0xcc) */
   1813#define RT5645_SEQ2_START_MASK			(0xf << 8)
   1814#define RT5645_SEQ2_START_SFT			8
   1815#define RT5645_SEQ2_END_MASK			(0xf)
   1816#define RT5645_SEQ2_END_SFT			0
   1817
   1818/* Scramble Function (0xcd) */
   1819#define RT5645_SCB_KEY_MASK			(0xff)
   1820#define RT5645_SCB_KEY_SFT			0
   1821
   1822/* Scramble Control (0xce) */
   1823#define RT5645_SCB_SWAP_MASK			(0x1 << 15)
   1824#define RT5645_SCB_SWAP_SFT			15
   1825#define RT5645_SCB_SWAP_DIS			(0x0 << 15)
   1826#define RT5645_SCB_SWAP_EN			(0x1 << 15)
   1827#define RT5645_SCB_MASK				(0x1 << 14)
   1828#define RT5645_SCB_SFT				14
   1829#define RT5645_SCB_DIS				(0x0 << 14)
   1830#define RT5645_SCB_EN				(0x1 << 14)
   1831
   1832/* Baseback Control (0xcf) */
   1833#define RT5645_BB_MASK				(0x1 << 15)
   1834#define RT5645_BB_SFT				15
   1835#define RT5645_BB_DIS				(0x0 << 15)
   1836#define RT5645_BB_EN				(0x1 << 15)
   1837#define RT5645_BB_CT_MASK			(0x7 << 12)
   1838#define RT5645_BB_CT_SFT			12
   1839#define RT5645_BB_CT_A				(0x0 << 12)
   1840#define RT5645_BB_CT_B				(0x1 << 12)
   1841#define RT5645_BB_CT_C				(0x2 << 12)
   1842#define RT5645_BB_CT_D				(0x3 << 12)
   1843#define RT5645_M_BB_L_MASK			(0x1 << 9)
   1844#define RT5645_M_BB_L_SFT			9
   1845#define RT5645_M_BB_R_MASK			(0x1 << 8)
   1846#define RT5645_M_BB_R_SFT			8
   1847#define RT5645_M_BB_HPF_L_MASK			(0x1 << 7)
   1848#define RT5645_M_BB_HPF_L_SFT			7
   1849#define RT5645_M_BB_HPF_R_MASK			(0x1 << 6)
   1850#define RT5645_M_BB_HPF_R_SFT			6
   1851#define RT5645_G_BB_BST_MASK			(0x3f)
   1852#define RT5645_G_BB_BST_SFT			0
   1853#define RT5645_G_BB_BST_25DB			0x14
   1854
   1855/* MP3 Plus Control 1 (0xd0) */
   1856#define RT5645_M_MP3_L_MASK			(0x1 << 15)
   1857#define RT5645_M_MP3_L_SFT			15
   1858#define RT5645_M_MP3_R_MASK			(0x1 << 14)
   1859#define RT5645_M_MP3_R_SFT			14
   1860#define RT5645_M_MP3_MASK			(0x1 << 13)
   1861#define RT5645_M_MP3_SFT			13
   1862#define RT5645_M_MP3_DIS			(0x0 << 13)
   1863#define RT5645_M_MP3_EN				(0x1 << 13)
   1864#define RT5645_EG_MP3_MASK			(0x1f << 8)
   1865#define RT5645_EG_MP3_SFT			8
   1866#define RT5645_MP3_HLP_MASK			(0x1 << 7)
   1867#define RT5645_MP3_HLP_SFT			7
   1868#define RT5645_MP3_HLP_DIS			(0x0 << 7)
   1869#define RT5645_MP3_HLP_EN			(0x1 << 7)
   1870#define RT5645_M_MP3_ORG_L_MASK			(0x1 << 6)
   1871#define RT5645_M_MP3_ORG_L_SFT			6
   1872#define RT5645_M_MP3_ORG_R_MASK			(0x1 << 5)
   1873#define RT5645_M_MP3_ORG_R_SFT			5
   1874
   1875/* MP3 Plus Control 2 (0xd1) */
   1876#define RT5645_MP3_WT_MASK			(0x1 << 13)
   1877#define RT5645_MP3_WT_SFT			13
   1878#define RT5645_MP3_WT_1_4			(0x0 << 13)
   1879#define RT5645_MP3_WT_1_2			(0x1 << 13)
   1880#define RT5645_OG_MP3_MASK			(0x1f << 8)
   1881#define RT5645_OG_MP3_SFT			8
   1882#define RT5645_HG_MP3_MASK			(0x3f)
   1883#define RT5645_HG_MP3_SFT			0
   1884
   1885/* 3D HP Control 1 (0xd2) */
   1886#define RT5645_3D_CF_MASK			(0x1 << 15)
   1887#define RT5645_3D_CF_SFT			15
   1888#define RT5645_3D_CF_DIS			(0x0 << 15)
   1889#define RT5645_3D_CF_EN				(0x1 << 15)
   1890#define RT5645_3D_HP_MASK			(0x1 << 14)
   1891#define RT5645_3D_HP_SFT			14
   1892#define RT5645_3D_HP_DIS			(0x0 << 14)
   1893#define RT5645_3D_HP_EN				(0x1 << 14)
   1894#define RT5645_3D_BT_MASK			(0x1 << 13)
   1895#define RT5645_3D_BT_SFT			13
   1896#define RT5645_3D_BT_DIS			(0x0 << 13)
   1897#define RT5645_3D_BT_EN				(0x1 << 13)
   1898#define RT5645_3D_1F_MIX_MASK			(0x3 << 11)
   1899#define RT5645_3D_1F_MIX_SFT			11
   1900#define RT5645_3D_HP_M_MASK			(0x1 << 10)
   1901#define RT5645_3D_HP_M_SFT			10
   1902#define RT5645_3D_HP_M_SUR			(0x0 << 10)
   1903#define RT5645_3D_HP_M_FRO			(0x1 << 10)
   1904#define RT5645_M_3D_HRTF_MASK			(0x1 << 9)
   1905#define RT5645_M_3D_HRTF_SFT			9
   1906#define RT5645_M_3D_D2H_MASK			(0x1 << 8)
   1907#define RT5645_M_3D_D2H_SFT			8
   1908#define RT5645_M_3D_D2R_MASK			(0x1 << 7)
   1909#define RT5645_M_3D_D2R_SFT			7
   1910#define RT5645_M_3D_REVB_MASK			(0x1 << 6)
   1911#define RT5645_M_3D_REVB_SFT			6
   1912
   1913/* Adjustable high pass filter control 1 (0xd3) */
   1914#define RT5645_2ND_HPF_MASK			(0x1 << 15)
   1915#define RT5645_2ND_HPF_SFT			15
   1916#define RT5645_2ND_HPF_DIS			(0x0 << 15)
   1917#define RT5645_2ND_HPF_EN			(0x1 << 15)
   1918#define RT5645_HPF_CF_L_MASK			(0x7 << 12)
   1919#define RT5645_HPF_CF_L_SFT			12
   1920#define RT5645_1ST_HPF_MASK			(0x1 << 11)
   1921#define RT5645_1ST_HPF_SFT			11
   1922#define RT5645_1ST_HPF_DIS			(0x0 << 11)
   1923#define RT5645_1ST_HPF_EN			(0x1 << 11)
   1924#define RT5645_HPF_CF_R_MASK			(0x7 << 8)
   1925#define RT5645_HPF_CF_R_SFT			8
   1926#define RT5645_ZD_T_MASK			(0x3 << 6)
   1927#define RT5645_ZD_T_SFT				6
   1928#define RT5645_ZD_F_MASK			(0x3 << 4)
   1929#define RT5645_ZD_F_SFT				4
   1930#define RT5645_ZD_F_IM				(0x0 << 4)
   1931#define RT5645_ZD_F_ZC_IM			(0x1 << 4)
   1932#define RT5645_ZD_F_ZC_IOD			(0x2 << 4)
   1933#define RT5645_ZD_F_UN				(0x3 << 4)
   1934
   1935/* HP calibration control and Amp detection (0xd6) */
   1936#define RT5645_SI_DAC_MASK			(0x1 << 11)
   1937#define RT5645_SI_DAC_SFT			11
   1938#define RT5645_SI_DAC_AUTO			(0x0 << 11)
   1939#define RT5645_SI_DAC_TEST			(0x1 << 11)
   1940#define RT5645_DC_CAL_M_MASK			(0x1 << 10)
   1941#define RT5645_DC_CAL_M_SFT			10
   1942#define RT5645_DC_CAL_M_CAL			(0x0 << 10)
   1943#define RT5645_DC_CAL_M_NOR			(0x1 << 10)
   1944#define RT5645_DC_CAL_MASK			(0x1 << 9)
   1945#define RT5645_DC_CAL_SFT			9
   1946#define RT5645_DC_CAL_DIS			(0x0 << 9)
   1947#define RT5645_DC_CAL_EN			(0x1 << 9)
   1948#define RT5645_HPD_RCV_MASK			(0x7 << 6)
   1949#define RT5645_HPD_RCV_SFT			6
   1950#define RT5645_HPD_PS_MASK			(0x1 << 5)
   1951#define RT5645_HPD_PS_SFT			5
   1952#define RT5645_HPD_PS_DIS			(0x0 << 5)
   1953#define RT5645_HPD_PS_EN			(0x1 << 5)
   1954#define RT5645_CAL_M_MASK			(0x1 << 4)
   1955#define RT5645_CAL_M_SFT			4
   1956#define RT5645_CAL_M_DEP			(0x0 << 4)
   1957#define RT5645_CAL_M_CAL			(0x1 << 4)
   1958#define RT5645_CAL_MASK				(0x1 << 3)
   1959#define RT5645_CAL_SFT				3
   1960#define RT5645_CAL_DIS				(0x0 << 3)
   1961#define RT5645_CAL_EN				(0x1 << 3)
   1962#define RT5645_CAL_TEST_MASK			(0x1 << 2)
   1963#define RT5645_CAL_TEST_SFT			2
   1964#define RT5645_CAL_TEST_DIS			(0x0 << 2)
   1965#define RT5645_CAL_TEST_EN			(0x1 << 2)
   1966#define RT5645_CAL_P_MASK			(0x3)
   1967#define RT5645_CAL_P_SFT			0
   1968#define RT5645_CAL_P_NONE			(0x0)
   1969#define RT5645_CAL_P_CAL			(0x1)
   1970#define RT5645_CAL_P_DAC_CAL			(0x2)
   1971
   1972/* Soft volume and zero cross control 1 (0xd9) */
   1973#define RT5645_SV_MASK				(0x1 << 15)
   1974#define RT5645_SV_SFT				15
   1975#define RT5645_SV_DIS				(0x0 << 15)
   1976#define RT5645_SV_EN				(0x1 << 15)
   1977#define RT5645_SPO_SV_MASK			(0x1 << 14)
   1978#define RT5645_SPO_SV_SFT			14
   1979#define RT5645_SPO_SV_DIS			(0x0 << 14)
   1980#define RT5645_SPO_SV_EN			(0x1 << 14)
   1981#define RT5645_OUT_SV_MASK			(0x1 << 13)
   1982#define RT5645_OUT_SV_SFT			13
   1983#define RT5645_OUT_SV_DIS			(0x0 << 13)
   1984#define RT5645_OUT_SV_EN			(0x1 << 13)
   1985#define RT5645_HP_SV_MASK			(0x1 << 12)
   1986#define RT5645_HP_SV_SFT			12
   1987#define RT5645_HP_SV_DIS			(0x0 << 12)
   1988#define RT5645_HP_SV_EN				(0x1 << 12)
   1989#define RT5645_ZCD_DIG_MASK			(0x1 << 11)
   1990#define RT5645_ZCD_DIG_SFT			11
   1991#define RT5645_ZCD_DIG_DIS			(0x0 << 11)
   1992#define RT5645_ZCD_DIG_EN			(0x1 << 11)
   1993#define RT5645_ZCD_MASK				(0x1 << 10)
   1994#define RT5645_ZCD_SFT				10
   1995#define RT5645_ZCD_PD				(0x0 << 10)
   1996#define RT5645_ZCD_PU				(0x1 << 10)
   1997#define RT5645_M_ZCD_MASK			(0x3f << 4)
   1998#define RT5645_M_ZCD_SFT			4
   1999#define RT5645_M_ZCD_RM_L			(0x1 << 9)
   2000#define RT5645_M_ZCD_RM_R			(0x1 << 8)
   2001#define RT5645_M_ZCD_SM_L			(0x1 << 7)
   2002#define RT5645_M_ZCD_SM_R			(0x1 << 6)
   2003#define RT5645_M_ZCD_OM_L			(0x1 << 5)
   2004#define RT5645_M_ZCD_OM_R			(0x1 << 4)
   2005#define RT5645_SV_DLY_MASK			(0xf)
   2006#define RT5645_SV_DLY_SFT			0
   2007
   2008/* Soft volume and zero cross control 2 (0xda) */
   2009#define RT5645_ZCD_HP_MASK			(0x1 << 15)
   2010#define RT5645_ZCD_HP_SFT			15
   2011#define RT5645_ZCD_HP_DIS			(0x0 << 15)
   2012#define RT5645_ZCD_HP_EN			(0x1 << 15)
   2013
   2014
   2015/* Codec Private Register definition */
   2016/* DAC ADC Digital Volume (0x00) */
   2017#define RT5645_DA1_ZDET_SFT			6
   2018
   2019/* 3D Speaker Control (0x63) */
   2020#define RT5645_3D_SPK_MASK			(0x1 << 15)
   2021#define RT5645_3D_SPK_SFT			15
   2022#define RT5645_3D_SPK_DIS			(0x0 << 15)
   2023#define RT5645_3D_SPK_EN			(0x1 << 15)
   2024#define RT5645_3D_SPK_M_MASK			(0x3 << 13)
   2025#define RT5645_3D_SPK_M_SFT			13
   2026#define RT5645_3D_SPK_CG_MASK			(0x1f << 8)
   2027#define RT5645_3D_SPK_CG_SFT			8
   2028#define RT5645_3D_SPK_SG_MASK			(0x1f)
   2029#define RT5645_3D_SPK_SG_SFT			0
   2030
   2031/* Wind Noise Detection Control 1 (0x6c) */
   2032#define RT5645_WND_MASK				(0x1 << 15)
   2033#define RT5645_WND_SFT				15
   2034#define RT5645_WND_DIS				(0x0 << 15)
   2035#define RT5645_WND_EN				(0x1 << 15)
   2036
   2037/* Wind Noise Detection Control 2 (0x6d) */
   2038#define RT5645_WND_FC_NW_MASK			(0x3f << 10)
   2039#define RT5645_WND_FC_NW_SFT			10
   2040#define RT5645_WND_FC_WK_MASK			(0x3f << 4)
   2041#define RT5645_WND_FC_WK_SFT			4
   2042
   2043/* Wind Noise Detection Control 3 (0x6e) */
   2044#define RT5645_HPF_FC_MASK			(0x3f << 6)
   2045#define RT5645_HPF_FC_SFT			6
   2046#define RT5645_WND_FC_ST_MASK			(0x3f)
   2047#define RT5645_WND_FC_ST_SFT			0
   2048
   2049/* Wind Noise Detection Control 4 (0x6f) */
   2050#define RT5645_WND_TH_LO_MASK			(0x3ff)
   2051#define RT5645_WND_TH_LO_SFT			0
   2052
   2053/* Wind Noise Detection Control 5 (0x70) */
   2054#define RT5645_WND_TH_HI_MASK			(0x3ff)
   2055#define RT5645_WND_TH_HI_SFT			0
   2056
   2057/* Wind Noise Detection Control 8 (0x73) */
   2058#define RT5645_WND_WIND_MASK			(0x1 << 13) /* Read-Only */
   2059#define RT5645_WND_WIND_SFT			13
   2060#define RT5645_WND_STRONG_MASK			(0x1 << 12) /* Read-Only */
   2061#define RT5645_WND_STRONG_SFT			12
   2062enum {
   2063	RT5645_NO_WIND,
   2064	RT5645_BREEZE,
   2065	RT5645_STORM,
   2066};
   2067
   2068/* Dipole Speaker Interface (0x75) */
   2069#define RT5645_DP_ATT_MASK			(0x3 << 14)
   2070#define RT5645_DP_ATT_SFT			14
   2071#define RT5645_DP_SPK_MASK			(0x1 << 10)
   2072#define RT5645_DP_SPK_SFT			10
   2073#define RT5645_DP_SPK_DIS			(0x0 << 10)
   2074#define RT5645_DP_SPK_EN			(0x1 << 10)
   2075
   2076/* EQ Pre Volume Control (0xb3) */
   2077#define RT5645_EQ_PRE_VOL_MASK			(0xffff)
   2078#define RT5645_EQ_PRE_VOL_SFT			0
   2079
   2080/* EQ Post Volume Control (0xb4) */
   2081#define RT5645_EQ_PST_VOL_MASK			(0xffff)
   2082#define RT5645_EQ_PST_VOL_SFT			0
   2083
   2084/* Jack Detect Control 3 (0xf8) */
   2085#define RT5645_CMP_MIC_IN_DET_MASK		(0x7 << 12)
   2086#define RT5645_JD_CBJ_EN			(0x1 << 7)
   2087#define RT5645_JD_CBJ_POL			(0x1 << 6)
   2088#define RT5645_JD_TRI_CBJ_SEL_MASK		(0x7 << 3)
   2089#define RT5645_JD_TRI_CBJ_SEL_SFT		(3)
   2090#define RT5645_JD_TRI_HPO_SEL_MASK		(0x7)
   2091#define RT5645_JD_TRI_HPO_SEL_SFT		(0)
   2092#define RT5645_JD_F_GPIO_JD1			(0x0)
   2093#define RT5645_JD_F_JD1_1			(0x1)
   2094#define RT5645_JD_F_JD1_2			(0x2)
   2095#define RT5645_JD_F_JD2				(0x3)
   2096#define RT5645_JD_F_JD3				(0x4)
   2097#define RT5645_JD_F_GPIO_JD2			(0x5)
   2098#define RT5645_JD_F_MX0B_12			(0x6)
   2099
   2100/* Digital Misc Control (0xfa) */
   2101#define RT5645_RST_DSP				(0x1 << 13)
   2102#define RT5645_IF1_ADC1_IN1_SEL			(0x1 << 12)
   2103#define RT5645_IF1_ADC1_IN1_SFT			12
   2104#define RT5645_IF1_ADC1_IN2_SEL			(0x1 << 11)
   2105#define RT5645_IF1_ADC1_IN2_SFT			11
   2106#define RT5645_IF1_ADC2_IN1_SEL			(0x1 << 10)
   2107#define RT5645_IF1_ADC2_IN1_SFT			10
   2108#define RT5645_DIG_GATE_CTRL			0x1
   2109
   2110/* General Control2 (0xfb) */
   2111#define RT5645_RXDC_SRC_MASK			(0x1 << 7)
   2112#define RT5645_RXDC_SRC_STO			(0x0 << 7)
   2113#define RT5645_RXDC_SRC_MONO			(0x1 << 7)
   2114#define RT5645_RXDC_SRC_SFT			(7)
   2115#define RT5645_MICBIAS1_POW_CTRL_SEL_MASK	(0x1 << 5)
   2116#define RT5645_MICBIAS1_POW_CTRL_SEL_A		(0x0 << 5)
   2117#define RT5645_MICBIAS1_POW_CTRL_SEL_M		(0x1 << 5)
   2118#define RT5645_MICBIAS2_POW_CTRL_SEL_MASK	(0x1 << 4)
   2119#define RT5645_MICBIAS2_POW_CTRL_SEL_A		(0x0 << 4)
   2120#define RT5645_MICBIAS2_POW_CTRL_SEL_M		(0x1 << 4)
   2121#define RT5645_RXDP2_SEL_MASK			(0x1 << 3)
   2122#define RT5645_RXDP2_SEL_IF2			(0x0 << 3)
   2123#define RT5645_RXDP2_SEL_ADC			(0x1 << 3)
   2124#define RT5645_RXDP2_SEL_SFT			(3)
   2125
   2126/* General Control3 (0xfc) */
   2127#define RT5645_JD_PSV_MODE			(0x1 << 12)
   2128#define RT5645_IRQ_CLK_GATE_CTRL		(0x1 << 11)
   2129#define RT5645_DET_CLK_MASK			(0x3 << 9)
   2130#define RT5645_DET_CLK_DIS			(0x0 << 9)
   2131#define RT5645_DET_CLK_MODE1			(0x1 << 9)
   2132#define RT5645_DET_CLK_MODE2			(0x2 << 9)
   2133#define RT5645_MICINDET_MANU			(0x1 << 7)
   2134#define RT5645_RING2_SLEEVE_GND			(0x1 << 5)
   2135
   2136/* Vendor ID (0xfd) */
   2137#define RT5645_VER_C				0x2
   2138#define RT5645_VER_D				0x3
   2139
   2140
   2141/* Volume Rescale */
   2142#define RT5645_VOL_RSCL_MAX 0x27
   2143#define RT5645_VOL_RSCL_RANGE 0x1F
   2144/* Debug String Length */
   2145#define RT5645_REG_DISP_LEN 23
   2146
   2147
   2148/* System Clock Source */
   2149enum {
   2150	RT5645_SCLK_S_MCLK,
   2151	RT5645_SCLK_S_PLL1,
   2152	RT5645_SCLK_S_RCCLK,
   2153};
   2154
   2155/* PLL1 Source */
   2156enum {
   2157	RT5645_PLL1_S_MCLK,
   2158	RT5645_PLL1_S_BCLK1,
   2159	RT5645_PLL1_S_BCLK2,
   2160};
   2161
   2162enum {
   2163	RT5645_AIF1,
   2164	RT5645_AIF2,
   2165	RT5645_AIFS,
   2166};
   2167
   2168enum {
   2169	RT5645_DMIC1_DISABLE,
   2170	RT5645_DMIC_DATA_IN2P,
   2171	RT5645_DMIC_DATA_GPIO6,
   2172	RT5645_DMIC_DATA_GPIO10,
   2173	RT5645_DMIC_DATA_GPIO12,
   2174};
   2175
   2176enum {
   2177	RT5645_DMIC2_DISABLE,
   2178	RT5645_DMIC_DATA_IN2N,
   2179	RT5645_DMIC_DATA_GPIO5,
   2180	RT5645_DMIC_DATA_GPIO11,
   2181};
   2182
   2183enum {
   2184	CODEC_TYPE_RT5645,
   2185	CODEC_TYPE_RT5650,
   2186};
   2187
   2188/* filter mask */
   2189enum {
   2190	RT5645_DA_STEREO_FILTER = 0x1,
   2191	RT5645_DA_MONO_L_FILTER = (0x1 << 1),
   2192	RT5645_DA_MONO_R_FILTER = (0x1 << 2),
   2193	RT5645_AD_STEREO_FILTER = (0x1 << 3),
   2194	RT5645_AD_MONO_L_FILTER = (0x1 << 4),
   2195	RT5645_AD_MONO_R_FILTER = (0x1 << 5),
   2196};
   2197
   2198int rt5645_sel_asrc_clk_src(struct snd_soc_component *component,
   2199		unsigned int filter_mask, unsigned int clk_src);
   2200
   2201int rt5645_set_jack_detect(struct snd_soc_component *component,
   2202	struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack,
   2203	struct snd_soc_jack *btn_jack);
   2204#endif /* __RT5645_H__ */