cachepc-linux

Fork of AMDESE/linux with modifications for CachePC side-channel attack
git clone https://git.sinitax.com/sinitax/cachepc-linux
Log | Files | Refs | README | LICENSE | sfeed.txt

dwc-i2s.c (18998B)


      1/*
      2 * ALSA SoC Synopsys I2S Audio Layer
      3 *
      4 * sound/soc/dwc/designware_i2s.c
      5 *
      6 * Copyright (C) 2010 ST Microelectronics
      7 * Rajeev Kumar <rajeevkumar.linux@gmail.com>
      8 *
      9 * This file is licensed under the terms of the GNU General Public
     10 * License version 2. This program is licensed "as is" without any
     11 * warranty of any kind, whether express or implied.
     12 */
     13
     14#include <linux/clk.h>
     15#include <linux/device.h>
     16#include <linux/init.h>
     17#include <linux/io.h>
     18#include <linux/interrupt.h>
     19#include <linux/module.h>
     20#include <linux/slab.h>
     21#include <linux/pm_runtime.h>
     22#include <sound/designware_i2s.h>
     23#include <sound/pcm.h>
     24#include <sound/pcm_params.h>
     25#include <sound/soc.h>
     26#include <sound/dmaengine_pcm.h>
     27#include "local.h"
     28
     29static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
     30{
     31	writel(val, io_base + reg);
     32}
     33
     34static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
     35{
     36	return readl(io_base + reg);
     37}
     38
     39static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
     40{
     41	u32 i = 0;
     42
     43	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
     44		for (i = 0; i < 4; i++)
     45			i2s_write_reg(dev->i2s_base, TER(i), 0);
     46	} else {
     47		for (i = 0; i < 4; i++)
     48			i2s_write_reg(dev->i2s_base, RER(i), 0);
     49	}
     50}
     51
     52static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
     53{
     54	u32 i = 0;
     55
     56	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
     57		for (i = 0; i < 4; i++)
     58			i2s_read_reg(dev->i2s_base, TOR(i));
     59	} else {
     60		for (i = 0; i < 4; i++)
     61			i2s_read_reg(dev->i2s_base, ROR(i));
     62	}
     63}
     64
     65static inline void i2s_disable_irqs(struct dw_i2s_dev *dev, u32 stream,
     66				    int chan_nr)
     67{
     68	u32 i, irq;
     69
     70	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
     71		for (i = 0; i < (chan_nr / 2); i++) {
     72			irq = i2s_read_reg(dev->i2s_base, IMR(i));
     73			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
     74		}
     75	} else {
     76		for (i = 0; i < (chan_nr / 2); i++) {
     77			irq = i2s_read_reg(dev->i2s_base, IMR(i));
     78			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
     79		}
     80	}
     81}
     82
     83static inline void i2s_enable_irqs(struct dw_i2s_dev *dev, u32 stream,
     84				   int chan_nr)
     85{
     86	u32 i, irq;
     87
     88	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
     89		for (i = 0; i < (chan_nr / 2); i++) {
     90			irq = i2s_read_reg(dev->i2s_base, IMR(i));
     91			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
     92		}
     93	} else {
     94		for (i = 0; i < (chan_nr / 2); i++) {
     95			irq = i2s_read_reg(dev->i2s_base, IMR(i));
     96			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
     97		}
     98	}
     99}
    100
    101static irqreturn_t i2s_irq_handler(int irq, void *dev_id)
    102{
    103	struct dw_i2s_dev *dev = dev_id;
    104	bool irq_valid = false;
    105	u32 isr[4];
    106	int i;
    107
    108	for (i = 0; i < 4; i++)
    109		isr[i] = i2s_read_reg(dev->i2s_base, ISR(i));
    110
    111	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_PLAYBACK);
    112	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_CAPTURE);
    113
    114	for (i = 0; i < 4; i++) {
    115		/*
    116		 * Check if TX fifo is empty. If empty fill FIFO with samples
    117		 * NOTE: Only two channels supported
    118		 */
    119		if ((isr[i] & ISR_TXFE) && (i == 0) && dev->use_pio) {
    120			dw_pcm_push_tx(dev);
    121			irq_valid = true;
    122		}
    123
    124		/*
    125		 * Data available. Retrieve samples from FIFO
    126		 * NOTE: Only two channels supported
    127		 */
    128		if ((isr[i] & ISR_RXDA) && (i == 0) && dev->use_pio) {
    129			dw_pcm_pop_rx(dev);
    130			irq_valid = true;
    131		}
    132
    133		/* Error Handling: TX */
    134		if (isr[i] & ISR_TXFO) {
    135			dev_err(dev->dev, "TX overrun (ch_id=%d)\n", i);
    136			irq_valid = true;
    137		}
    138
    139		/* Error Handling: TX */
    140		if (isr[i] & ISR_RXFO) {
    141			dev_err(dev->dev, "RX overrun (ch_id=%d)\n", i);
    142			irq_valid = true;
    143		}
    144	}
    145
    146	if (irq_valid)
    147		return IRQ_HANDLED;
    148	else
    149		return IRQ_NONE;
    150}
    151
    152static void i2s_start(struct dw_i2s_dev *dev,
    153		      struct snd_pcm_substream *substream)
    154{
    155	struct i2s_clk_config_data *config = &dev->config;
    156
    157	i2s_write_reg(dev->i2s_base, IER, 1);
    158	i2s_enable_irqs(dev, substream->stream, config->chan_nr);
    159
    160	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
    161		i2s_write_reg(dev->i2s_base, ITER, 1);
    162	else
    163		i2s_write_reg(dev->i2s_base, IRER, 1);
    164
    165	i2s_write_reg(dev->i2s_base, CER, 1);
    166}
    167
    168static void i2s_stop(struct dw_i2s_dev *dev,
    169		struct snd_pcm_substream *substream)
    170{
    171
    172	i2s_clear_irqs(dev, substream->stream);
    173	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
    174		i2s_write_reg(dev->i2s_base, ITER, 0);
    175	else
    176		i2s_write_reg(dev->i2s_base, IRER, 0);
    177
    178	i2s_disable_irqs(dev, substream->stream, 8);
    179
    180	if (!dev->active) {
    181		i2s_write_reg(dev->i2s_base, CER, 0);
    182		i2s_write_reg(dev->i2s_base, IER, 0);
    183	}
    184}
    185
    186static int dw_i2s_startup(struct snd_pcm_substream *substream,
    187		struct snd_soc_dai *cpu_dai)
    188{
    189	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
    190	union dw_i2s_snd_dma_data *dma_data = NULL;
    191
    192	if (!(dev->capability & DWC_I2S_RECORD) &&
    193			(substream->stream == SNDRV_PCM_STREAM_CAPTURE))
    194		return -EINVAL;
    195
    196	if (!(dev->capability & DWC_I2S_PLAY) &&
    197			(substream->stream == SNDRV_PCM_STREAM_PLAYBACK))
    198		return -EINVAL;
    199
    200	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
    201		dma_data = &dev->play_dma_data;
    202	else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
    203		dma_data = &dev->capture_dma_data;
    204
    205	snd_soc_dai_set_dma_data(cpu_dai, substream, (void *)dma_data);
    206
    207	return 0;
    208}
    209
    210static void dw_i2s_config(struct dw_i2s_dev *dev, int stream)
    211{
    212	u32 ch_reg;
    213	struct i2s_clk_config_data *config = &dev->config;
    214
    215
    216	i2s_disable_channels(dev, stream);
    217
    218	for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
    219		if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
    220			i2s_write_reg(dev->i2s_base, TCR(ch_reg),
    221				      dev->xfer_resolution);
    222			i2s_write_reg(dev->i2s_base, TFCR(ch_reg),
    223				      dev->fifo_th - 1);
    224			i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
    225		} else {
    226			i2s_write_reg(dev->i2s_base, RCR(ch_reg),
    227				      dev->xfer_resolution);
    228			i2s_write_reg(dev->i2s_base, RFCR(ch_reg),
    229				      dev->fifo_th - 1);
    230			i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
    231		}
    232
    233	}
    234}
    235
    236static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
    237		struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
    238{
    239	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
    240	struct i2s_clk_config_data *config = &dev->config;
    241	int ret;
    242
    243	switch (params_format(params)) {
    244	case SNDRV_PCM_FORMAT_S16_LE:
    245		config->data_width = 16;
    246		dev->ccr = 0x00;
    247		dev->xfer_resolution = 0x02;
    248		break;
    249
    250	case SNDRV_PCM_FORMAT_S24_LE:
    251		config->data_width = 24;
    252		dev->ccr = 0x08;
    253		dev->xfer_resolution = 0x04;
    254		break;
    255
    256	case SNDRV_PCM_FORMAT_S32_LE:
    257		config->data_width = 32;
    258		dev->ccr = 0x10;
    259		dev->xfer_resolution = 0x05;
    260		break;
    261
    262	default:
    263		dev_err(dev->dev, "designware-i2s: unsupported PCM fmt");
    264		return -EINVAL;
    265	}
    266
    267	config->chan_nr = params_channels(params);
    268
    269	switch (config->chan_nr) {
    270	case EIGHT_CHANNEL_SUPPORT:
    271	case SIX_CHANNEL_SUPPORT:
    272	case FOUR_CHANNEL_SUPPORT:
    273	case TWO_CHANNEL_SUPPORT:
    274		break;
    275	default:
    276		dev_err(dev->dev, "channel not supported\n");
    277		return -EINVAL;
    278	}
    279
    280	dw_i2s_config(dev, substream->stream);
    281
    282	i2s_write_reg(dev->i2s_base, CCR, dev->ccr);
    283
    284	config->sample_rate = params_rate(params);
    285
    286	if (dev->capability & DW_I2S_MASTER) {
    287		if (dev->i2s_clk_cfg) {
    288			ret = dev->i2s_clk_cfg(config);
    289			if (ret < 0) {
    290				dev_err(dev->dev, "runtime audio clk config fail\n");
    291				return ret;
    292			}
    293		} else {
    294			u32 bitclk = config->sample_rate *
    295					config->data_width * 2;
    296
    297			ret = clk_set_rate(dev->clk, bitclk);
    298			if (ret) {
    299				dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
    300					ret);
    301				return ret;
    302			}
    303		}
    304	}
    305	return 0;
    306}
    307
    308static void dw_i2s_shutdown(struct snd_pcm_substream *substream,
    309		struct snd_soc_dai *dai)
    310{
    311	snd_soc_dai_set_dma_data(dai, substream, NULL);
    312}
    313
    314static int dw_i2s_prepare(struct snd_pcm_substream *substream,
    315			  struct snd_soc_dai *dai)
    316{
    317	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
    318
    319	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
    320		i2s_write_reg(dev->i2s_base, TXFFR, 1);
    321	else
    322		i2s_write_reg(dev->i2s_base, RXFFR, 1);
    323
    324	return 0;
    325}
    326
    327static int dw_i2s_trigger(struct snd_pcm_substream *substream,
    328		int cmd, struct snd_soc_dai *dai)
    329{
    330	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
    331	int ret = 0;
    332
    333	switch (cmd) {
    334	case SNDRV_PCM_TRIGGER_START:
    335	case SNDRV_PCM_TRIGGER_RESUME:
    336	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
    337		dev->active++;
    338		i2s_start(dev, substream);
    339		break;
    340
    341	case SNDRV_PCM_TRIGGER_STOP:
    342	case SNDRV_PCM_TRIGGER_SUSPEND:
    343	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
    344		dev->active--;
    345		i2s_stop(dev, substream);
    346		break;
    347	default:
    348		ret = -EINVAL;
    349		break;
    350	}
    351	return ret;
    352}
    353
    354static int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
    355{
    356	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
    357	int ret = 0;
    358
    359	switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
    360	case SND_SOC_DAIFMT_CBP_CFP:
    361		if (dev->capability & DW_I2S_SLAVE)
    362			ret = 0;
    363		else
    364			ret = -EINVAL;
    365		break;
    366	case SND_SOC_DAIFMT_CBC_CFC:
    367		if (dev->capability & DW_I2S_MASTER)
    368			ret = 0;
    369		else
    370			ret = -EINVAL;
    371		break;
    372	case SND_SOC_DAIFMT_CBP_CFC:
    373	case SND_SOC_DAIFMT_CBC_CFP:
    374		ret = -EINVAL;
    375		break;
    376	default:
    377		dev_dbg(dev->dev, "dwc : Invalid clock provider format\n");
    378		ret = -EINVAL;
    379		break;
    380	}
    381	return ret;
    382}
    383
    384static const struct snd_soc_dai_ops dw_i2s_dai_ops = {
    385	.startup	= dw_i2s_startup,
    386	.shutdown	= dw_i2s_shutdown,
    387	.hw_params	= dw_i2s_hw_params,
    388	.prepare	= dw_i2s_prepare,
    389	.trigger	= dw_i2s_trigger,
    390	.set_fmt	= dw_i2s_set_fmt,
    391};
    392
    393#ifdef CONFIG_PM
    394static int dw_i2s_runtime_suspend(struct device *dev)
    395{
    396	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
    397
    398	if (dw_dev->capability & DW_I2S_MASTER)
    399		clk_disable(dw_dev->clk);
    400	return 0;
    401}
    402
    403static int dw_i2s_runtime_resume(struct device *dev)
    404{
    405	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
    406	int ret;
    407
    408	if (dw_dev->capability & DW_I2S_MASTER) {
    409		ret = clk_enable(dw_dev->clk);
    410		if (ret)
    411			return ret;
    412	}
    413	return 0;
    414}
    415
    416static int dw_i2s_suspend(struct snd_soc_component *component)
    417{
    418	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
    419
    420	if (dev->capability & DW_I2S_MASTER)
    421		clk_disable(dev->clk);
    422	return 0;
    423}
    424
    425static int dw_i2s_resume(struct snd_soc_component *component)
    426{
    427	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
    428	struct snd_soc_dai *dai;
    429	int stream, ret;
    430
    431	if (dev->capability & DW_I2S_MASTER) {
    432		ret = clk_enable(dev->clk);
    433		if (ret)
    434			return ret;
    435	}
    436
    437	for_each_component_dais(component, dai) {
    438		for_each_pcm_streams(stream)
    439			if (snd_soc_dai_stream_active(dai, stream))
    440				dw_i2s_config(dev, stream);
    441	}
    442
    443	return 0;
    444}
    445
    446#else
    447#define dw_i2s_suspend	NULL
    448#define dw_i2s_resume	NULL
    449#endif
    450
    451static const struct snd_soc_component_driver dw_i2s_component = {
    452	.name		= "dw-i2s",
    453	.suspend	= dw_i2s_suspend,
    454	.resume		= dw_i2s_resume,
    455};
    456
    457/*
    458 * The following tables allow a direct lookup of various parameters
    459 * defined in the I2S block's configuration in terms of sound system
    460 * parameters.  Each table is sized to the number of entries possible
    461 * according to the number of configuration bits describing an I2S
    462 * block parameter.
    463 */
    464
    465/* Maximum bit resolution of a channel - not uniformly spaced */
    466static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
    467	12, 16, 20, 24, 32, 0, 0, 0
    468};
    469
    470/* Width of (DMA) bus */
    471static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
    472	DMA_SLAVE_BUSWIDTH_1_BYTE,
    473	DMA_SLAVE_BUSWIDTH_2_BYTES,
    474	DMA_SLAVE_BUSWIDTH_4_BYTES,
    475	DMA_SLAVE_BUSWIDTH_UNDEFINED
    476};
    477
    478/* PCM format to support channel resolution */
    479static const u32 formats[COMP_MAX_WORDSIZE] = {
    480	SNDRV_PCM_FMTBIT_S16_LE,
    481	SNDRV_PCM_FMTBIT_S16_LE,
    482	SNDRV_PCM_FMTBIT_S24_LE,
    483	SNDRV_PCM_FMTBIT_S24_LE,
    484	SNDRV_PCM_FMTBIT_S32_LE,
    485	0,
    486	0,
    487	0
    488};
    489
    490static int dw_configure_dai(struct dw_i2s_dev *dev,
    491				   struct snd_soc_dai_driver *dw_i2s_dai,
    492				   unsigned int rates)
    493{
    494	/*
    495	 * Read component parameter registers to extract
    496	 * the I2S block's configuration.
    497	 */
    498	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
    499	u32 comp2 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp2);
    500	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
    501	u32 idx;
    502
    503	if (dev->capability & DWC_I2S_RECORD &&
    504			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
    505		comp1 = comp1 & ~BIT(5);
    506
    507	if (dev->capability & DWC_I2S_PLAY &&
    508			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
    509		comp1 = comp1 & ~BIT(6);
    510
    511	if (COMP1_TX_ENABLED(comp1)) {
    512		dev_dbg(dev->dev, " designware: play supported\n");
    513		idx = COMP1_TX_WORDSIZE_0(comp1);
    514		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
    515			return -EINVAL;
    516		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
    517			idx = 1;
    518		dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
    519		dw_i2s_dai->playback.channels_max =
    520				1 << (COMP1_TX_CHANNELS(comp1) + 1);
    521		dw_i2s_dai->playback.formats = formats[idx];
    522		dw_i2s_dai->playback.rates = rates;
    523	}
    524
    525	if (COMP1_RX_ENABLED(comp1)) {
    526		dev_dbg(dev->dev, "designware: record supported\n");
    527		idx = COMP2_RX_WORDSIZE_0(comp2);
    528		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
    529			return -EINVAL;
    530		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
    531			idx = 1;
    532		dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
    533		dw_i2s_dai->capture.channels_max =
    534				1 << (COMP1_RX_CHANNELS(comp1) + 1);
    535		dw_i2s_dai->capture.formats = formats[idx];
    536		dw_i2s_dai->capture.rates = rates;
    537	}
    538
    539	if (COMP1_MODE_EN(comp1)) {
    540		dev_dbg(dev->dev, "designware: i2s master mode supported\n");
    541		dev->capability |= DW_I2S_MASTER;
    542	} else {
    543		dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
    544		dev->capability |= DW_I2S_SLAVE;
    545	}
    546
    547	dev->fifo_th = fifo_depth / 2;
    548	return 0;
    549}
    550
    551static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
    552				   struct snd_soc_dai_driver *dw_i2s_dai,
    553				   struct resource *res,
    554				   const struct i2s_platform_data *pdata)
    555{
    556	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
    557	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
    558	int ret;
    559
    560	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
    561		return -EINVAL;
    562
    563	ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
    564	if (ret < 0)
    565		return ret;
    566
    567	if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
    568		idx = 1;
    569	/* Set DMA slaves info */
    570	dev->play_dma_data.pd.data = pdata->play_dma_data;
    571	dev->capture_dma_data.pd.data = pdata->capture_dma_data;
    572	dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
    573	dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
    574	dev->play_dma_data.pd.max_burst = 16;
    575	dev->capture_dma_data.pd.max_burst = 16;
    576	dev->play_dma_data.pd.addr_width = bus_widths[idx];
    577	dev->capture_dma_data.pd.addr_width = bus_widths[idx];
    578	dev->play_dma_data.pd.filter = pdata->filter;
    579	dev->capture_dma_data.pd.filter = pdata->filter;
    580
    581	return 0;
    582}
    583
    584static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
    585				   struct snd_soc_dai_driver *dw_i2s_dai,
    586				   struct resource *res)
    587{
    588	u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
    589	u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
    590	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
    591	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
    592	u32 idx2;
    593	int ret;
    594
    595	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
    596		return -EINVAL;
    597
    598	ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
    599	if (ret < 0)
    600		return ret;
    601
    602	if (COMP1_TX_ENABLED(comp1)) {
    603		idx2 = COMP1_TX_WORDSIZE_0(comp1);
    604
    605		dev->capability |= DWC_I2S_PLAY;
    606		dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
    607		dev->play_dma_data.dt.addr_width = bus_widths[idx];
    608		dev->play_dma_data.dt.fifo_size = fifo_depth *
    609			(fifo_width[idx2]) >> 8;
    610		dev->play_dma_data.dt.maxburst = 16;
    611	}
    612	if (COMP1_RX_ENABLED(comp1)) {
    613		idx2 = COMP2_RX_WORDSIZE_0(comp2);
    614
    615		dev->capability |= DWC_I2S_RECORD;
    616		dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
    617		dev->capture_dma_data.dt.addr_width = bus_widths[idx];
    618		dev->capture_dma_data.dt.fifo_size = fifo_depth *
    619			(fifo_width[idx2] >> 8);
    620		dev->capture_dma_data.dt.maxburst = 16;
    621	}
    622
    623	return 0;
    624
    625}
    626
    627static int dw_i2s_probe(struct platform_device *pdev)
    628{
    629	const struct i2s_platform_data *pdata = pdev->dev.platform_data;
    630	struct dw_i2s_dev *dev;
    631	struct resource *res;
    632	int ret, irq;
    633	struct snd_soc_dai_driver *dw_i2s_dai;
    634	const char *clk_id;
    635
    636	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
    637	if (!dev)
    638		return -ENOMEM;
    639
    640	dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
    641	if (!dw_i2s_dai)
    642		return -ENOMEM;
    643
    644	dw_i2s_dai->ops = &dw_i2s_dai_ops;
    645
    646	dev->i2s_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
    647	if (IS_ERR(dev->i2s_base))
    648		return PTR_ERR(dev->i2s_base);
    649
    650	dev->dev = &pdev->dev;
    651
    652	irq = platform_get_irq_optional(pdev, 0);
    653	if (irq >= 0) {
    654		ret = devm_request_irq(&pdev->dev, irq, i2s_irq_handler, 0,
    655				pdev->name, dev);
    656		if (ret < 0) {
    657			dev_err(&pdev->dev, "failed to request irq\n");
    658			return ret;
    659		}
    660	}
    661
    662	dev->i2s_reg_comp1 = I2S_COMP_PARAM_1;
    663	dev->i2s_reg_comp2 = I2S_COMP_PARAM_2;
    664	if (pdata) {
    665		dev->capability = pdata->cap;
    666		clk_id = NULL;
    667		dev->quirks = pdata->quirks;
    668		if (dev->quirks & DW_I2S_QUIRK_COMP_REG_OFFSET) {
    669			dev->i2s_reg_comp1 = pdata->i2s_reg_comp1;
    670			dev->i2s_reg_comp2 = pdata->i2s_reg_comp2;
    671		}
    672		ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
    673	} else {
    674		clk_id = "i2sclk";
    675		ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
    676	}
    677	if (ret < 0)
    678		return ret;
    679
    680	if (dev->capability & DW_I2S_MASTER) {
    681		if (pdata) {
    682			dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
    683			if (!dev->i2s_clk_cfg) {
    684				dev_err(&pdev->dev, "no clock configure method\n");
    685				return -ENODEV;
    686			}
    687		}
    688		dev->clk = devm_clk_get(&pdev->dev, clk_id);
    689
    690		if (IS_ERR(dev->clk))
    691			return PTR_ERR(dev->clk);
    692
    693		ret = clk_prepare_enable(dev->clk);
    694		if (ret < 0)
    695			return ret;
    696	}
    697
    698	dev_set_drvdata(&pdev->dev, dev);
    699	ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
    700					 dw_i2s_dai, 1);
    701	if (ret != 0) {
    702		dev_err(&pdev->dev, "not able to register dai\n");
    703		goto err_clk_disable;
    704	}
    705
    706	if (!pdata) {
    707		if (irq >= 0) {
    708			ret = dw_pcm_register(pdev);
    709			dev->use_pio = true;
    710		} else {
    711			ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
    712					0);
    713			dev->use_pio = false;
    714		}
    715
    716		if (ret) {
    717			dev_err(&pdev->dev, "could not register pcm: %d\n",
    718					ret);
    719			goto err_clk_disable;
    720		}
    721	}
    722
    723	pm_runtime_enable(&pdev->dev);
    724	return 0;
    725
    726err_clk_disable:
    727	if (dev->capability & DW_I2S_MASTER)
    728		clk_disable_unprepare(dev->clk);
    729	return ret;
    730}
    731
    732static int dw_i2s_remove(struct platform_device *pdev)
    733{
    734	struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
    735
    736	if (dev->capability & DW_I2S_MASTER)
    737		clk_disable_unprepare(dev->clk);
    738
    739	pm_runtime_disable(&pdev->dev);
    740	return 0;
    741}
    742
    743#ifdef CONFIG_OF
    744static const struct of_device_id dw_i2s_of_match[] = {
    745	{ .compatible = "snps,designware-i2s",	 },
    746	{},
    747};
    748
    749MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
    750#endif
    751
    752static const struct dev_pm_ops dwc_pm_ops = {
    753	SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
    754};
    755
    756static struct platform_driver dw_i2s_driver = {
    757	.probe		= dw_i2s_probe,
    758	.remove		= dw_i2s_remove,
    759	.driver		= {
    760		.name	= "designware-i2s",
    761		.of_match_table = of_match_ptr(dw_i2s_of_match),
    762		.pm = &dwc_pm_ops,
    763	},
    764};
    765
    766module_platform_driver(dw_i2s_driver);
    767
    768MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
    769MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
    770MODULE_LICENSE("GPL");
    771MODULE_ALIAS("platform:designware_i2s");