others.json (9841B)
1[ 2 { 3 "EventCode": "0x10016", 4 "EventName": "PM_VSU0_ISSUE", 5 "BriefDescription": "VSU instructions issued to VSU pipe 0." 6 }, 7 { 8 "EventCode": "0x1001C", 9 "EventName": "PM_ULTRAVISOR_INST_CMPL", 10 "BriefDescription": "PowerPC instructions that completed while the thread was in ultravisor state." 11 }, 12 { 13 "EventCode": "0x100F0", 14 "EventName": "PM_CYC", 15 "BriefDescription": "Processor cycles." 16 }, 17 { 18 "EventCode": "0x10134", 19 "EventName": "PM_MRK_ST_DONE_L2", 20 "BriefDescription": "Marked stores completed in L2 (RC machine done)." 21 }, 22 { 23 "EventCode": "0x1505E", 24 "EventName": "PM_LD_HIT_L1", 25 "BriefDescription": "Loads that finished without experiencing an L1 miss." 26 }, 27 { 28 "EventCode": "0x1F056", 29 "EventName": "PM_DISP_SS0_2_INSTR_CYC", 30 "BriefDescription": "Cycles in which Superslice 0 dispatches either 1 or 2 instructions." 31 }, 32 { 33 "EventCode": "0x1F15C", 34 "EventName": "PM_MRK_STCX_L2_CYC", 35 "BriefDescription": "Cycles spent in the nest portion of a marked Stcx instruction. It starts counting when the operation starts to drain to the L2 and it stops counting when the instruction retires from the Instruction Completion Table (ICT) in the Instruction Sequencing Unit (ISU)." 36 }, 37 { 38 "EventCode": "0x10066", 39 "EventName": "PM_ADJUNCT_CYC", 40 "BriefDescription": "Cycles in which the thread is in Adjunct state. MSR[S HV PR] bits = 011." 41 }, 42 { 43 "EventCode": "0x101E4", 44 "EventName": "PM_MRK_L1_ICACHE_MISS", 45 "BriefDescription": "Marked Instruction suffered an icache Miss." 46 }, 47 { 48 "EventCode": "0x101EA", 49 "EventName": "PM_MRK_L1_RELOAD_VALID", 50 "BriefDescription": "Marked demand reload." 51 }, 52 { 53 "EventCode": "0x100F4", 54 "EventName": "PM_FLOP_CMPL", 55 "BriefDescription": "Floating Point Operations Completed. Includes any type. It counts once for each 1, 2, 4 or 8 flop instruction. Use PM_1|2|4|8_FLOP_CMPL events to count flops." 56 }, 57 { 58 "EventCode": "0x100FA", 59 "EventName": "PM_RUN_LATCH_ANY_THREAD_CYC", 60 "BriefDescription": "Cycles when at least one thread has the run latch set." 61 }, 62 { 63 "EventCode": "0x100FC", 64 "EventName": "PM_LD_REF_L1", 65 "BriefDescription": "All L1 D cache load references counted at finish, gated by reject. In P9 and earlier this event counted only cacheable loads but in P10 both cacheable and non-cacheable loads are included." 66 }, 67 { 68 "EventCode": "0x2000C", 69 "EventName": "PM_RUN_LATCH_ALL_THREADS_CYC", 70 "BriefDescription": "Cycles when the run latch is set for all threads." 71 }, 72 { 73 "EventCode": "0x2E010", 74 "EventName": "PM_ADJUNCT_INST_CMPL", 75 "BriefDescription": "PowerPC instructions that completed while the thread is in Adjunct state." 76 }, 77 { 78 "EventCode": "0x2E014", 79 "EventName": "PM_STCX_FIN", 80 "BriefDescription": "Conditional store instruction (STCX) finished. LARX and STCX are instructions used to acquire a lock." 81 }, 82 { 83 "EventCode": "0x20130", 84 "EventName": "PM_MRK_INST_DECODED", 85 "BriefDescription": "An instruction was marked at decode time. Random Instruction Sampling (RIS) only." 86 }, 87 { 88 "EventCode": "0x20132", 89 "EventName": "PM_MRK_DFU_ISSUE", 90 "BriefDescription": "The marked instruction was a decimal floating point operation issued to the VSU. Measured at issue time." 91 }, 92 { 93 "EventCode": "0x20134", 94 "EventName": "PM_MRK_FXU_ISSUE", 95 "BriefDescription": "The marked instruction was a fixed point operation issued to the VSU. Measured at issue time." 96 }, 97 { 98 "EventCode": "0x2505C", 99 "EventName": "PM_VSU_ISSUE", 100 "BriefDescription": "At least one VSU instruction was issued to one of the VSU pipes. Up to 4 per cycle. Includes fixed point operations." 101 }, 102 { 103 "EventCode": "0x2F054", 104 "EventName": "PM_DISP_SS1_2_INSTR_CYC", 105 "BriefDescription": "Cycles in which Superslice 1 dispatches either 1 or 2 instructions." 106 }, 107 { 108 "EventCode": "0x2F056", 109 "EventName": "PM_DISP_SS1_4_INSTR_CYC", 110 "BriefDescription": "Cycles in which Superslice 1 dispatches either 3 or 4 instructions." 111 }, 112 { 113 "EventCode": "0x2006C", 114 "EventName": "PM_RUN_CYC_SMT4_MODE", 115 "BriefDescription": "Cycles when this thread's run latch is set and the core is in SMT4 mode." 116 }, 117 { 118 "EventCode": "0x201E0", 119 "EventName": "PM_MRK_DATA_FROM_MEMORY", 120 "BriefDescription": "The processor's data cache was reloaded from local, remote, or distant memory due to a demand miss for a marked load." 121 }, 122 { 123 "EventCode": "0x201E4", 124 "EventName": "PM_MRK_DATA_FROM_L3MISS", 125 "BriefDescription": "The processor's data cache was reloaded from a source other than the local core's L1, L2, or L3 due to a demand miss for a marked load." 126 }, 127 { 128 "EventCode": "0x201E8", 129 "EventName": "PM_THRESH_EXC_512", 130 "BriefDescription": "Threshold counter exceeded a value of 512." 131 }, 132 { 133 "EventCode": "0x200F2", 134 "EventName": "PM_INST_DISP", 135 "BriefDescription": "PowerPC instructions dispatched." 136 }, 137 { 138 "EventCode": "0x30132", 139 "EventName": "PM_MRK_VSU_FIN", 140 "BriefDescription": "VSU marked instructions finished. Excludes simple FX instructions issued to the Store Unit." 141 }, 142 { 143 "EventCode": "0x30038", 144 "EventName": "PM_EXEC_STALL_DMISS_LMEM", 145 "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from the local memory, local OpenCapp cache, or local OpenCapp memory." 146 }, 147 { 148 "EventCode": "0x3F04A", 149 "EventName": "PM_LSU_ST5_FIN", 150 "BriefDescription": "LSU Finished an internal operation in ST2 port." 151 }, 152 { 153 "EventCode": "0x3405A", 154 "EventName": "PM_PRIVILEGED_INST_CMPL", 155 "BriefDescription": "PowerPC Instructions that completed while the thread is in Privileged state." 156 }, 157 { 158 "EventCode": "0x3F150", 159 "EventName": "PM_MRK_ST_DRAIN_CYC", 160 "BriefDescription": "cycles to drain st from core to L2." 161 }, 162 { 163 "EventCode": "0x3F054", 164 "EventName": "PM_DISP_SS0_4_INSTR_CYC", 165 "BriefDescription": "Cycles in which Superslice 0 dispatches either 3 or 4 instructions." 166 }, 167 { 168 "EventCode": "0x3F056", 169 "EventName": "PM_DISP_SS0_8_INSTR_CYC", 170 "BriefDescription": "Cycles in which Superslice 0 dispatches either 5, 6, 7 or 8 instructions." 171 }, 172 { 173 "EventCode": "0x30162", 174 "EventName": "PM_MRK_ISSUE_DEPENDENT_LOAD", 175 "BriefDescription": "The marked instruction was dependent on a load. It is eligible for issue kill." 176 }, 177 { 178 "EventCode": "0x40114", 179 "EventName": "PM_MRK_START_PROBE_NOP_DISP", 180 "BriefDescription": "Marked Start probe nop dispatched. Instruction AND R0,R0,R0." 181 }, 182 { 183 "EventCode": "0x4001C", 184 "EventName": "PM_VSU_FIN", 185 "BriefDescription": "VSU instructions finished." 186 }, 187 { 188 "EventCode": "0x4C01A", 189 "EventName": "PM_EXEC_STALL_DMISS_OFF_NODE", 190 "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from a distant chip." 191 }, 192 { 193 "EventCode": "0x4D012", 194 "EventName": "PM_PMC3_SAVED", 195 "BriefDescription": "The conditions for the speculative event selected for PMC3 are met and PMC3 is charged." 196 }, 197 { 198 "EventCode": "0x4D022", 199 "EventName": "PM_HYPERVISOR_INST_CMPL", 200 "BriefDescription": "PowerPC instructions that completed while the thread is in hypervisor state." 201 }, 202 { 203 "EventCode": "0x4D026", 204 "EventName": "PM_ULTRAVISOR_CYC", 205 "BriefDescription": "Cycles when the thread is in Ultravisor state. MSR[S HV PR]=110." 206 }, 207 { 208 "EventCode": "0x4D028", 209 "EventName": "PM_PRIVILEGED_CYC", 210 "BriefDescription": "Cycles when the thread is in Privileged state. MSR[S HV PR]=x00." 211 }, 212 { 213 "EventCode": "0x40030", 214 "EventName": "PM_INST_FIN", 215 "BriefDescription": "Instructions finished." 216 }, 217 { 218 "EventCode": "0x44146", 219 "EventName": "PM_MRK_STCX_CORE_CYC", 220 "BriefDescription": "Cycles spent in the core portion of a marked Stcx instruction. It starts counting when the instruction is decoded and stops counting when it drains into the L2." 221 }, 222 { 223 "EventCode": "0x44054", 224 "EventName": "PM_VECTOR_LD_CMPL", 225 "BriefDescription": "Vector load instructions completed." 226 }, 227 { 228 "EventCode": "0x45054", 229 "EventName": "PM_FMA_CMPL", 230 "BriefDescription": "Two floating point instructions completed (FMA class of instructions: fmadd, fnmadd, fmsub, fnmsub). Scalar instructions only." 231 }, 232 { 233 "EventCode": "0x45056", 234 "EventName": "PM_SCALAR_FLOP_CMPL", 235 "BriefDescription": "Scalar floating point instructions completed." 236 }, 237 { 238 "EventCode": "0x4505C", 239 "EventName": "PM_MATH_FLOP_CMPL", 240 "BriefDescription": "Math floating point instructions completed." 241 }, 242 { 243 "EventCode": "0x4D05E", 244 "EventName": "PM_BR_CMPL", 245 "BriefDescription": "A branch completed. All branches are included." 246 }, 247 { 248 "EventCode": "0x4E15E", 249 "EventName": "PM_MRK_INST_FLUSHED", 250 "BriefDescription": "The marked instruction was flushed." 251 }, 252 { 253 "EventCode": "0x401E6", 254 "EventName": "PM_MRK_INST_FROM_L3MISS", 255 "BriefDescription": "The processor's instruction cache was reloaded from a source other than the local core's L1, L2, or L3 due to a demand miss for a marked instruction." 256 }, 257 { 258 "EventCode": "0x401E8", 259 "EventName": "PM_MRK_DATA_FROM_L2MISS", 260 "BriefDescription": "The processor's data cache was reloaded from a source other than the local core's L1 or L2 due to a demand miss for a marked load." 261 }, 262 { 263 "EventCode": "0x400F0", 264 "EventName": "PM_LD_DEMAND_MISS_L1_FIN", 265 "BriefDescription": "Load Missed L1, counted at finish time." 266 }, 267 { 268 "EventCode": "0x400FA", 269 "EventName": "PM_RUN_INST_CMPL", 270 "BriefDescription": "Completed PowerPC instructions gated by the run latch." 271 } 272]