dwc2-regs.h (31426B)
1/* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ 2/* 3 * Imported from the Linux kernel file drivers/usb/dwc2/hw.h, commit 4 * a89bae709b3492b478480a2c9734e7e9393b279c ("usb: dwc2: Move 5 * UTMI_PHY_DATA defines closer") 6 * 7 * hw.h - DesignWare HS OTG Controller hardware definitions 8 * 9 * Copyright 2004-2013 Synopsys, Inc. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions, and the following disclaimer, 16 * without modification. 17 * 2. Redistributions in binary form must reproduce the above copyright 18 * notice, this list of conditions and the following disclaimer in the 19 * documentation and/or other materials provided with the distribution. 20 * 3. The names of the above-listed copyright holders may not be used 21 * to endorse or promote products derived from this software without 22 * specific prior written permission. 23 * 24 * ALTERNATIVELY, this software may be distributed under the terms of the 25 * GNU General Public License ("GPL") as published by the Free Software 26 * Foundation; either version 2 of the License, or (at your option) any 27 * later version. 28 * 29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 30 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 31 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 32 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 33 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 34 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 35 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 36 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 37 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 38 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 39 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 40 */ 41 42#ifndef DWC2_HW_H 43#define DWC2_HW_H 44 45#define HSOTG_REG(x) (x) 46 47#define GOTGCTL HSOTG_REG(0x000) 48#define GOTGCTL_CHIRPEN BIT(27) 49#define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22) 50#define GOTGCTL_MULT_VALID_BC_SHIFT 22 51#define GOTGCTL_OTGVER BIT(20) 52#define GOTGCTL_BSESVLD BIT(19) 53#define GOTGCTL_ASESVLD BIT(18) 54#define GOTGCTL_DBNC_SHORT BIT(17) 55#define GOTGCTL_CONID_B BIT(16) 56#define GOTGCTL_DBNCE_FLTR_BYPASS BIT(15) 57#define GOTGCTL_DEVHNPEN BIT(11) 58#define GOTGCTL_HSTSETHNPEN BIT(10) 59#define GOTGCTL_HNPREQ BIT(9) 60#define GOTGCTL_HSTNEGSCS BIT(8) 61#define GOTGCTL_SESREQ BIT(1) 62#define GOTGCTL_SESREQSCS BIT(0) 63 64#define GOTGINT HSOTG_REG(0x004) 65#define GOTGINT_DBNCE_DONE BIT(19) 66#define GOTGINT_A_DEV_TOUT_CHG BIT(18) 67#define GOTGINT_HST_NEG_DET BIT(17) 68#define GOTGINT_HST_NEG_SUC_STS_CHNG BIT(9) 69#define GOTGINT_SES_REQ_SUC_STS_CHNG BIT(8) 70#define GOTGINT_SES_END_DET BIT(2) 71 72#define GAHBCFG HSOTG_REG(0x008) 73#define GAHBCFG_AHB_SINGLE BIT(23) 74#define GAHBCFG_NOTI_ALL_DMA_WRIT BIT(22) 75#define GAHBCFG_REM_MEM_SUPP BIT(21) 76#define GAHBCFG_P_TXF_EMP_LVL BIT(8) 77#define GAHBCFG_NP_TXF_EMP_LVL BIT(7) 78#define GAHBCFG_DMA_EN BIT(5) 79#define GAHBCFG_HBSTLEN_MASK (0xf << 1) 80#define GAHBCFG_HBSTLEN_SHIFT 1 81#define GAHBCFG_HBSTLEN_SINGLE 0 82#define GAHBCFG_HBSTLEN_INCR 1 83#define GAHBCFG_HBSTLEN_INCR4 3 84#define GAHBCFG_HBSTLEN_INCR8 5 85#define GAHBCFG_HBSTLEN_INCR16 7 86#define GAHBCFG_GLBL_INTR_EN BIT(0) 87#define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \ 88 GAHBCFG_NP_TXF_EMP_LVL | \ 89 GAHBCFG_DMA_EN | \ 90 GAHBCFG_GLBL_INTR_EN) 91 92#define GUSBCFG HSOTG_REG(0x00C) 93#define GUSBCFG_FORCEDEVMODE BIT(30) 94#define GUSBCFG_FORCEHOSTMODE BIT(29) 95#define GUSBCFG_TXENDDELAY BIT(28) 96#define GUSBCFG_ICTRAFFICPULLREMOVE BIT(27) 97#define GUSBCFG_ICUSBCAP BIT(26) 98#define GUSBCFG_ULPI_INT_PROT_DIS BIT(25) 99#define GUSBCFG_INDICATORPASSTHROUGH BIT(24) 100#define GUSBCFG_INDICATORCOMPLEMENT BIT(23) 101#define GUSBCFG_TERMSELDLPULSE BIT(22) 102#define GUSBCFG_ULPI_INT_VBUS_IND BIT(21) 103#define GUSBCFG_ULPI_EXT_VBUS_DRV BIT(20) 104#define GUSBCFG_ULPI_CLK_SUSP_M BIT(19) 105#define GUSBCFG_ULPI_AUTO_RES BIT(18) 106#define GUSBCFG_ULPI_FS_LS BIT(17) 107#define GUSBCFG_OTG_UTMI_FS_SEL BIT(16) 108#define GUSBCFG_PHY_LP_CLK_SEL BIT(15) 109#define GUSBCFG_USBTRDTIM_MASK (0xf << 10) 110#define GUSBCFG_USBTRDTIM_SHIFT 10 111#define GUSBCFG_HNPCAP BIT(9) 112#define GUSBCFG_SRPCAP BIT(8) 113#define GUSBCFG_DDRSEL BIT(7) 114#define GUSBCFG_PHYSEL BIT(6) 115#define GUSBCFG_FSINTF BIT(5) 116#define GUSBCFG_ULPI_UTMI_SEL BIT(4) 117#define GUSBCFG_PHYIF16 BIT(3) 118#define GUSBCFG_PHYIF8 (0 << 3) 119#define GUSBCFG_TOUTCAL_MASK (0x7 << 0) 120#define GUSBCFG_TOUTCAL_SHIFT 0 121#define GUSBCFG_TOUTCAL_LIMIT 0x7 122#define GUSBCFG_TOUTCAL(_x) ((_x) << 0) 123 124#define GRSTCTL HSOTG_REG(0x010) 125#define GRSTCTL_AHBIDLE BIT(31) 126#define GRSTCTL_DMAREQ BIT(30) 127#define GRSTCTL_TXFNUM_MASK (0x1f << 6) 128#define GRSTCTL_TXFNUM_SHIFT 6 129#define GRSTCTL_TXFNUM_LIMIT 0x1f 130#define GRSTCTL_TXFNUM(_x) ((_x) << 6) 131#define GRSTCTL_TXFFLSH BIT(5) 132#define GRSTCTL_RXFFLSH BIT(4) 133#define GRSTCTL_IN_TKNQ_FLSH BIT(3) 134#define GRSTCTL_FRMCNTRRST BIT(2) 135#define GRSTCTL_HSFTRST BIT(1) 136#define GRSTCTL_CSFTRST BIT(0) 137 138#define GINTSTS HSOTG_REG(0x014) 139#define GINTMSK HSOTG_REG(0x018) 140#define GINTSTS_WKUPINT BIT(31) 141#define GINTSTS_SESSREQINT BIT(30) 142#define GINTSTS_DISCONNINT BIT(29) 143#define GINTSTS_CONIDSTSCHNG BIT(28) 144#define GINTSTS_LPMTRANRCVD BIT(27) 145#define GINTSTS_PTXFEMP BIT(26) 146#define GINTSTS_HCHINT BIT(25) 147#define GINTSTS_PRTINT BIT(24) 148#define GINTSTS_RESETDET BIT(23) 149#define GINTSTS_FET_SUSP BIT(22) 150#define GINTSTS_INCOMPL_IP BIT(21) 151#define GINTSTS_INCOMPL_SOOUT BIT(21) 152#define GINTSTS_INCOMPL_SOIN BIT(20) 153#define GINTSTS_OEPINT BIT(19) 154#define GINTSTS_IEPINT BIT(18) 155#define GINTSTS_EPMIS BIT(17) 156#define GINTSTS_RESTOREDONE BIT(16) 157#define GINTSTS_EOPF BIT(15) 158#define GINTSTS_ISOUTDROP BIT(14) 159#define GINTSTS_ENUMDONE BIT(13) 160#define GINTSTS_USBRST BIT(12) 161#define GINTSTS_USBSUSP BIT(11) 162#define GINTSTS_ERLYSUSP BIT(10) 163#define GINTSTS_I2CINT BIT(9) 164#define GINTSTS_ULPI_CK_INT BIT(8) 165#define GINTSTS_GOUTNAKEFF BIT(7) 166#define GINTSTS_GINNAKEFF BIT(6) 167#define GINTSTS_NPTXFEMP BIT(5) 168#define GINTSTS_RXFLVL BIT(4) 169#define GINTSTS_SOF BIT(3) 170#define GINTSTS_OTGINT BIT(2) 171#define GINTSTS_MODEMIS BIT(1) 172#define GINTSTS_CURMODE_HOST BIT(0) 173 174#define GRXSTSR HSOTG_REG(0x01C) 175#define GRXSTSP HSOTG_REG(0x020) 176#define GRXSTS_FN_MASK (0x7f << 25) 177#define GRXSTS_FN_SHIFT 25 178#define GRXSTS_PKTSTS_MASK (0xf << 17) 179#define GRXSTS_PKTSTS_SHIFT 17 180#define GRXSTS_PKTSTS_GLOBALOUTNAK 1 181#define GRXSTS_PKTSTS_OUTRX 2 182#define GRXSTS_PKTSTS_HCHIN 2 183#define GRXSTS_PKTSTS_OUTDONE 3 184#define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3 185#define GRXSTS_PKTSTS_SETUPDONE 4 186#define GRXSTS_PKTSTS_DATATOGGLEERR 5 187#define GRXSTS_PKTSTS_SETUPRX 6 188#define GRXSTS_PKTSTS_HCHHALTED 7 189#define GRXSTS_HCHNUM_MASK (0xf << 0) 190#define GRXSTS_HCHNUM_SHIFT 0 191#define GRXSTS_DPID_MASK (0x3 << 15) 192#define GRXSTS_DPID_SHIFT 15 193#define GRXSTS_BYTECNT_MASK (0x7ff << 4) 194#define GRXSTS_BYTECNT_SHIFT 4 195#define GRXSTS_EPNUM_MASK (0xf << 0) 196#define GRXSTS_EPNUM_SHIFT 0 197 198#define GRXFSIZ HSOTG_REG(0x024) 199#define GRXFSIZ_DEPTH_MASK (0xffff << 0) 200#define GRXFSIZ_DEPTH_SHIFT 0 201 202#define GNPTXFSIZ HSOTG_REG(0x028) 203/* Use FIFOSIZE_* constants to access this register */ 204 205#define GNPTXSTS HSOTG_REG(0x02C) 206#define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24) 207#define GNPTXSTS_NP_TXQ_TOP_SHIFT 24 208#define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16) 209#define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16 210#define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff) 211#define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0) 212#define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0 213#define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff) 214 215#define GI2CCTL HSOTG_REG(0x0030) 216#define GI2CCTL_BSYDNE BIT(31) 217#define GI2CCTL_RW BIT(30) 218#define GI2CCTL_I2CDATSE0 BIT(28) 219#define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26) 220#define GI2CCTL_I2CDEVADDR_SHIFT 26 221#define GI2CCTL_I2CSUSPCTL BIT(25) 222#define GI2CCTL_ACK BIT(24) 223#define GI2CCTL_I2CEN BIT(23) 224#define GI2CCTL_ADDR_MASK (0x7f << 16) 225#define GI2CCTL_ADDR_SHIFT 16 226#define GI2CCTL_REGADDR_MASK (0xff << 8) 227#define GI2CCTL_REGADDR_SHIFT 8 228#define GI2CCTL_RWDATA_MASK (0xff << 0) 229#define GI2CCTL_RWDATA_SHIFT 0 230 231#define GPVNDCTL HSOTG_REG(0x0034) 232#define GGPIO HSOTG_REG(0x0038) 233#define GGPIO_STM32_OTG_GCCFG_PWRDWN BIT(16) 234 235#define GUID HSOTG_REG(0x003c) 236#define GSNPSID HSOTG_REG(0x0040) 237#define GHWCFG1 HSOTG_REG(0x0044) 238#define GSNPSID_ID_MASK GENMASK(31, 16) 239 240#define GHWCFG2 HSOTG_REG(0x0048) 241#define GHWCFG2_OTG_ENABLE_IC_USB BIT(31) 242#define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26) 243#define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26 244#define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24) 245#define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24 246#define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22) 247#define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22 248#define GHWCFG2_MULTI_PROC_INT BIT(20) 249#define GHWCFG2_DYNAMIC_FIFO BIT(19) 250#define GHWCFG2_PERIO_EP_SUPPORTED BIT(18) 251#define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14) 252#define GHWCFG2_NUM_HOST_CHAN_SHIFT 14 253#define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10) 254#define GHWCFG2_NUM_DEV_EP_SHIFT 10 255#define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8) 256#define GHWCFG2_FS_PHY_TYPE_SHIFT 8 257#define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0 258#define GHWCFG2_FS_PHY_TYPE_DEDICATED 1 259#define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2 260#define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3 261#define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6) 262#define GHWCFG2_HS_PHY_TYPE_SHIFT 6 263#define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0 264#define GHWCFG2_HS_PHY_TYPE_UTMI 1 265#define GHWCFG2_HS_PHY_TYPE_ULPI 2 266#define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3 267#define GHWCFG2_POINT2POINT BIT(5) 268#define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3) 269#define GHWCFG2_ARCHITECTURE_SHIFT 3 270#define GHWCFG2_SLAVE_ONLY_ARCH 0 271#define GHWCFG2_EXT_DMA_ARCH 1 272#define GHWCFG2_INT_DMA_ARCH 2 273#define GHWCFG2_OP_MODE_MASK (0x7 << 0) 274#define GHWCFG2_OP_MODE_SHIFT 0 275#define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0 276#define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1 277#define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2 278#define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3 279#define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4 280#define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5 281#define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6 282#define GHWCFG2_OP_MODE_UNDEFINED 7 283 284#define GHWCFG3 HSOTG_REG(0x004c) 285#define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16) 286#define GHWCFG3_DFIFO_DEPTH_SHIFT 16 287#define GHWCFG3_OTG_LPM_EN BIT(15) 288#define GHWCFG3_BC_SUPPORT BIT(14) 289#define GHWCFG3_OTG_ENABLE_HSIC BIT(13) 290#define GHWCFG3_ADP_SUPP BIT(12) 291#define GHWCFG3_SYNCH_RESET_TYPE BIT(11) 292#define GHWCFG3_OPTIONAL_FEATURES BIT(10) 293#define GHWCFG3_VENDOR_CTRL_IF BIT(9) 294#define GHWCFG3_I2C BIT(8) 295#define GHWCFG3_OTG_FUNC BIT(7) 296#define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4) 297#define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4 298#define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0) 299#define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0 300 301#define GHWCFG4 HSOTG_REG(0x0050) 302#define GHWCFG4_DESC_DMA_DYN BIT(31) 303#define GHWCFG4_DESC_DMA BIT(30) 304#define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) 305#define GHWCFG4_NUM_IN_EPS_SHIFT 26 306#define GHWCFG4_DED_FIFO_EN BIT(25) 307#define GHWCFG4_DED_FIFO_SHIFT 25 308#define GHWCFG4_SESSION_END_FILT_EN BIT(24) 309#define GHWCFG4_B_VALID_FILT_EN BIT(23) 310#define GHWCFG4_A_VALID_FILT_EN BIT(22) 311#define GHWCFG4_VBUS_VALID_FILT_EN BIT(21) 312#define GHWCFG4_IDDIG_FILT_EN BIT(20) 313#define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16) 314#define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16 315#define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14) 316#define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14 317#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0 318#define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1 319#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2 320#define GHWCFG4_ACG_SUPPORTED BIT(12) 321#define GHWCFG4_IPG_ISOC_SUPPORTED BIT(11) 322#define GHWCFG4_SERVICE_INTERVAL_SUPPORTED BIT(10) 323#define GHWCFG4_XHIBER BIT(7) 324#define GHWCFG4_HIBER BIT(6) 325#define GHWCFG4_MIN_AHB_FREQ BIT(5) 326#define GHWCFG4_POWER_OPTIMIZ BIT(4) 327#define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0) 328#define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0 329 330#define GLPMCFG HSOTG_REG(0x0054) 331#define GLPMCFG_INVSELHSIC BIT(31) 332#define GLPMCFG_HSICCON BIT(30) 333#define GLPMCFG_RSTRSLPSTS BIT(29) 334#define GLPMCFG_ENBESL BIT(28) 335#define GLPMCFG_LPM_RETRYCNT_STS_MASK (0x7 << 25) 336#define GLPMCFG_LPM_RETRYCNT_STS_SHIFT 25 337#define GLPMCFG_SNDLPM BIT(24) 338#define GLPMCFG_RETRY_CNT_MASK (0x7 << 21) 339#define GLPMCFG_RETRY_CNT_SHIFT 21 340#define GLPMCFG_LPM_REJECT_CTRL_CONTROL BIT(21) 341#define GLPMCFG_LPM_ACCEPT_CTRL_ISOC BIT(22) 342#define GLPMCFG_LPM_CHNL_INDX_MASK (0xf << 17) 343#define GLPMCFG_LPM_CHNL_INDX_SHIFT 17 344#define GLPMCFG_L1RESUMEOK BIT(16) 345#define GLPMCFG_SLPSTS BIT(15) 346#define GLPMCFG_COREL1RES_MASK (0x3 << 13) 347#define GLPMCFG_COREL1RES_SHIFT 13 348#define GLPMCFG_HIRD_THRES_MASK (0x1f << 8) 349#define GLPMCFG_HIRD_THRES_SHIFT 8 350#define GLPMCFG_HIRD_THRES_EN (0x10 << 8) 351#define GLPMCFG_ENBLSLPM BIT(7) 352#define GLPMCFG_BREMOTEWAKE BIT(6) 353#define GLPMCFG_HIRD_MASK (0xf << 2) 354#define GLPMCFG_HIRD_SHIFT 2 355#define GLPMCFG_APPL1RES BIT(1) 356#define GLPMCFG_LPMCAP BIT(0) 357 358#define GPWRDN HSOTG_REG(0x0058) 359#define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24) 360#define GPWRDN_MULT_VAL_ID_BC_SHIFT 24 361#define GPWRDN_ADP_INT BIT(23) 362#define GPWRDN_BSESSVLD BIT(22) 363#define GPWRDN_IDSTS BIT(21) 364#define GPWRDN_LINESTATE_MASK (0x3 << 19) 365#define GPWRDN_LINESTATE_SHIFT 19 366#define GPWRDN_STS_CHGINT_MSK BIT(18) 367#define GPWRDN_STS_CHGINT BIT(17) 368#define GPWRDN_SRP_DET_MSK BIT(16) 369#define GPWRDN_SRP_DET BIT(15) 370#define GPWRDN_CONNECT_DET_MSK BIT(14) 371#define GPWRDN_CONNECT_DET BIT(13) 372#define GPWRDN_DISCONN_DET_MSK BIT(12) 373#define GPWRDN_DISCONN_DET BIT(11) 374#define GPWRDN_RST_DET_MSK BIT(10) 375#define GPWRDN_RST_DET BIT(9) 376#define GPWRDN_LNSTSCHG_MSK BIT(8) 377#define GPWRDN_LNSTSCHG BIT(7) 378#define GPWRDN_DIS_VBUS BIT(6) 379#define GPWRDN_PWRDNSWTCH BIT(5) 380#define GPWRDN_PWRDNRSTN BIT(4) 381#define GPWRDN_PWRDNCLMP BIT(3) 382#define GPWRDN_RESTORE BIT(2) 383#define GPWRDN_PMUACTV BIT(1) 384#define GPWRDN_PMUINTSEL BIT(0) 385 386#define GDFIFOCFG HSOTG_REG(0x005c) 387#define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16) 388#define GDFIFOCFG_EPINFOBASE_SHIFT 16 389#define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0) 390#define GDFIFOCFG_GDFIFOCFG_SHIFT 0 391 392#define ADPCTL HSOTG_REG(0x0060) 393#define ADPCTL_AR_MASK (0x3 << 27) 394#define ADPCTL_AR_SHIFT 27 395#define ADPCTL_ADP_TMOUT_INT_MSK BIT(26) 396#define ADPCTL_ADP_SNS_INT_MSK BIT(25) 397#define ADPCTL_ADP_PRB_INT_MSK BIT(24) 398#define ADPCTL_ADP_TMOUT_INT BIT(23) 399#define ADPCTL_ADP_SNS_INT BIT(22) 400#define ADPCTL_ADP_PRB_INT BIT(21) 401#define ADPCTL_ADPENA BIT(20) 402#define ADPCTL_ADPRES BIT(19) 403#define ADPCTL_ENASNS BIT(18) 404#define ADPCTL_ENAPRB BIT(17) 405#define ADPCTL_RTIM_MASK (0x7ff << 6) 406#define ADPCTL_RTIM_SHIFT 6 407#define ADPCTL_PRB_PER_MASK (0x3 << 4) 408#define ADPCTL_PRB_PER_SHIFT 4 409#define ADPCTL_PRB_DELTA_MASK (0x3 << 2) 410#define ADPCTL_PRB_DELTA_SHIFT 2 411#define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0) 412#define ADPCTL_PRB_DSCHRG_SHIFT 0 413 414#define GREFCLK HSOTG_REG(0x0064) 415#define GREFCLK_REFCLKPER_MASK (0x1ffff << 15) 416#define GREFCLK_REFCLKPER_SHIFT 15 417#define GREFCLK_REF_CLK_MODE BIT(14) 418#define GREFCLK_SOF_CNT_WKUP_ALERT_MASK (0x3ff) 419#define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT 0 420 421#define GINTMSK2 HSOTG_REG(0x0068) 422#define GINTMSK2_WKUP_ALERT_INT_MSK BIT(0) 423 424#define GINTSTS2 HSOTG_REG(0x006c) 425#define GINTSTS2_WKUP_ALERT_INT BIT(0) 426 427#define HPTXFSIZ HSOTG_REG(0x100) 428/* Use FIFOSIZE_* constants to access this register */ 429 430#define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4)) 431/* Use FIFOSIZE_* constants to access this register */ 432 433/* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */ 434#define FIFOSIZE_DEPTH_MASK (0xffff << 16) 435#define FIFOSIZE_DEPTH_SHIFT 16 436#define FIFOSIZE_STARTADDR_MASK (0xffff << 0) 437#define FIFOSIZE_STARTADDR_SHIFT 0 438#define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff) 439 440/* Device mode registers */ 441 442#define DCFG HSOTG_REG(0x800) 443#define DCFG_DESCDMA_EN BIT(23) 444#define DCFG_EPMISCNT_MASK (0x1f << 18) 445#define DCFG_EPMISCNT_SHIFT 18 446#define DCFG_EPMISCNT_LIMIT 0x1f 447#define DCFG_EPMISCNT(_x) ((_x) << 18) 448#define DCFG_IPG_ISOC_SUPPORDED BIT(17) 449#define DCFG_PERFRINT_MASK (0x3 << 11) 450#define DCFG_PERFRINT_SHIFT 11 451#define DCFG_PERFRINT_LIMIT 0x3 452#define DCFG_PERFRINT(_x) ((_x) << 11) 453#define DCFG_DEVADDR_MASK (0x7f << 4) 454#define DCFG_DEVADDR_SHIFT 4 455#define DCFG_DEVADDR_LIMIT 0x7f 456#define DCFG_DEVADDR(_x) ((_x) << 4) 457#define DCFG_NZ_STS_OUT_HSHK BIT(2) 458#define DCFG_DEVSPD_MASK (0x3 << 0) 459#define DCFG_DEVSPD_SHIFT 0 460#define DCFG_DEVSPD_HS 0 461#define DCFG_DEVSPD_FS 1 462#define DCFG_DEVSPD_LS 2 463#define DCFG_DEVSPD_FS48 3 464 465#define DCTL HSOTG_REG(0x804) 466#define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19) 467#define DCTL_PWRONPRGDONE BIT(11) 468#define DCTL_CGOUTNAK BIT(10) 469#define DCTL_SGOUTNAK BIT(9) 470#define DCTL_CGNPINNAK BIT(8) 471#define DCTL_SGNPINNAK BIT(7) 472#define DCTL_TSTCTL_MASK (0x7 << 4) 473#define DCTL_TSTCTL_SHIFT 4 474#define DCTL_GOUTNAKSTS BIT(3) 475#define DCTL_GNPINNAKSTS BIT(2) 476#define DCTL_SFTDISCON BIT(1) 477#define DCTL_RMTWKUPSIG BIT(0) 478 479#define DSTS HSOTG_REG(0x808) 480#define DSTS_SOFFN_MASK (0x3fff << 8) 481#define DSTS_SOFFN_SHIFT 8 482#define DSTS_SOFFN_LIMIT 0x3fff 483#define DSTS_SOFFN(_x) ((_x) << 8) 484#define DSTS_ERRATICERR BIT(3) 485#define DSTS_ENUMSPD_MASK (0x3 << 1) 486#define DSTS_ENUMSPD_SHIFT 1 487#define DSTS_ENUMSPD_HS 0 488#define DSTS_ENUMSPD_FS 1 489#define DSTS_ENUMSPD_LS 2 490#define DSTS_ENUMSPD_FS48 3 491#define DSTS_SUSPSTS BIT(0) 492 493#define DIEPMSK HSOTG_REG(0x810) 494#define DIEPMSK_NAKMSK BIT(13) 495#define DIEPMSK_BNAININTRMSK BIT(9) 496#define DIEPMSK_TXFIFOUNDRNMSK BIT(8) 497#define DIEPMSK_TXFIFOEMPTY BIT(7) 498#define DIEPMSK_INEPNAKEFFMSK BIT(6) 499#define DIEPMSK_INTKNEPMISMSK BIT(5) 500#define DIEPMSK_INTKNTXFEMPMSK BIT(4) 501#define DIEPMSK_TIMEOUTMSK BIT(3) 502#define DIEPMSK_AHBERRMSK BIT(2) 503#define DIEPMSK_EPDISBLDMSK BIT(1) 504#define DIEPMSK_XFERCOMPLMSK BIT(0) 505 506#define DOEPMSK HSOTG_REG(0x814) 507#define DOEPMSK_BNAMSK BIT(9) 508#define DOEPMSK_BACK2BACKSETUP BIT(6) 509#define DOEPMSK_STSPHSERCVDMSK BIT(5) 510#define DOEPMSK_OUTTKNEPDISMSK BIT(4) 511#define DOEPMSK_SETUPMSK BIT(3) 512#define DOEPMSK_AHBERRMSK BIT(2) 513#define DOEPMSK_EPDISBLDMSK BIT(1) 514#define DOEPMSK_XFERCOMPLMSK BIT(0) 515 516#define DAINT HSOTG_REG(0x818) 517#define DAINTMSK HSOTG_REG(0x81C) 518#define DAINT_OUTEP_SHIFT 16 519#define DAINT_OUTEP(_x) (1 << ((_x) + 16)) 520#define DAINT_INEP(_x) (1 << (_x)) 521 522#define DTKNQR1 HSOTG_REG(0x820) 523#define DTKNQR2 HSOTG_REG(0x824) 524#define DTKNQR3 HSOTG_REG(0x830) 525#define DTKNQR4 HSOTG_REG(0x834) 526#define DIEPEMPMSK HSOTG_REG(0x834) 527 528#define DVBUSDIS HSOTG_REG(0x828) 529#define DVBUSPULSE HSOTG_REG(0x82C) 530 531#define DIEPCTL0 HSOTG_REG(0x900) 532#define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20)) 533 534#define DOEPCTL0 HSOTG_REG(0xB00) 535#define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20)) 536 537/* EP0 specialness: 538 * bits[29..28] - reserved (no SetD0PID, SetD1PID) 539 * bits[25..22] - should always be zero, this isn't a periodic endpoint 540 * bits[10..0] - MPS setting different for EP0 541 */ 542#define D0EPCTL_MPS_MASK (0x3 << 0) 543#define D0EPCTL_MPS_SHIFT 0 544#define D0EPCTL_MPS_64 0 545#define D0EPCTL_MPS_32 1 546#define D0EPCTL_MPS_16 2 547#define D0EPCTL_MPS_8 3 548 549#define DXEPCTL_EPENA BIT(31) 550#define DXEPCTL_EPDIS BIT(30) 551#define DXEPCTL_SETD1PID BIT(29) 552#define DXEPCTL_SETODDFR BIT(29) 553#define DXEPCTL_SETD0PID BIT(28) 554#define DXEPCTL_SETEVENFR BIT(28) 555#define DXEPCTL_SNAK BIT(27) 556#define DXEPCTL_CNAK BIT(26) 557#define DXEPCTL_TXFNUM_MASK (0xf << 22) 558#define DXEPCTL_TXFNUM_SHIFT 22 559#define DXEPCTL_TXFNUM_LIMIT 0xf 560#define DXEPCTL_TXFNUM(_x) ((_x) << 22) 561#define DXEPCTL_STALL BIT(21) 562#define DXEPCTL_SNP BIT(20) 563#define DXEPCTL_EPTYPE_MASK (0x3 << 18) 564#define DXEPCTL_EPTYPE_CONTROL (0x0 << 18) 565#define DXEPCTL_EPTYPE_ISO (0x1 << 18) 566#define DXEPCTL_EPTYPE_BULK (0x2 << 18) 567#define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18) 568 569#define DXEPCTL_NAKSTS BIT(17) 570#define DXEPCTL_DPID BIT(16) 571#define DXEPCTL_EOFRNUM BIT(16) 572#define DXEPCTL_USBACTEP BIT(15) 573#define DXEPCTL_NEXTEP_MASK (0xf << 11) 574#define DXEPCTL_NEXTEP_SHIFT 11 575#define DXEPCTL_NEXTEP_LIMIT 0xf 576#define DXEPCTL_NEXTEP(_x) ((_x) << 11) 577#define DXEPCTL_MPS_MASK (0x7ff << 0) 578#define DXEPCTL_MPS_SHIFT 0 579#define DXEPCTL_MPS_LIMIT 0x7ff 580#define DXEPCTL_MPS(_x) ((_x) << 0) 581 582#define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20)) 583#define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20)) 584#define DXEPINT_SETUP_RCVD BIT(15) 585#define DXEPINT_NYETINTRPT BIT(14) 586#define DXEPINT_NAKINTRPT BIT(13) 587#define DXEPINT_BBLEERRINTRPT BIT(12) 588#define DXEPINT_PKTDRPSTS BIT(11) 589#define DXEPINT_BNAINTR BIT(9) 590#define DXEPINT_TXFIFOUNDRN BIT(8) 591#define DXEPINT_OUTPKTERR BIT(8) 592#define DXEPINT_TXFEMP BIT(7) 593#define DXEPINT_INEPNAKEFF BIT(6) 594#define DXEPINT_BACK2BACKSETUP BIT(6) 595#define DXEPINT_INTKNEPMIS BIT(5) 596#define DXEPINT_STSPHSERCVD BIT(5) 597#define DXEPINT_INTKNTXFEMP BIT(4) 598#define DXEPINT_OUTTKNEPDIS BIT(4) 599#define DXEPINT_TIMEOUT BIT(3) 600#define DXEPINT_SETUP BIT(3) 601#define DXEPINT_AHBERR BIT(2) 602#define DXEPINT_EPDISBLD BIT(1) 603#define DXEPINT_XFERCOMPL BIT(0) 604 605#define DIEPTSIZ0 HSOTG_REG(0x910) 606#define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19) 607#define DIEPTSIZ0_PKTCNT_SHIFT 19 608#define DIEPTSIZ0_PKTCNT_LIMIT 0x3 609#define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19) 610#define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 611#define DIEPTSIZ0_XFERSIZE_SHIFT 0 612#define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f 613#define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0) 614 615#define DOEPTSIZ0 HSOTG_REG(0xB10) 616#define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29) 617#define DOEPTSIZ0_SUPCNT_SHIFT 29 618#define DOEPTSIZ0_SUPCNT_LIMIT 0x3 619#define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29) 620#define DOEPTSIZ0_PKTCNT BIT(19) 621#define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 622#define DOEPTSIZ0_XFERSIZE_SHIFT 0 623 624#define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20)) 625#define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20)) 626#define DXEPTSIZ_MC_MASK (0x3 << 29) 627#define DXEPTSIZ_MC_SHIFT 29 628#define DXEPTSIZ_MC_LIMIT 0x3 629#define DXEPTSIZ_MC(_x) ((_x) << 29) 630#define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19) 631#define DXEPTSIZ_PKTCNT_SHIFT 19 632#define DXEPTSIZ_PKTCNT_LIMIT 0x3ff 633#define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff) 634#define DXEPTSIZ_PKTCNT(_x) ((_x) << 19) 635#define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0) 636#define DXEPTSIZ_XFERSIZE_SHIFT 0 637#define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff 638#define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff) 639#define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0) 640 641#define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20)) 642#define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20)) 643 644#define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20)) 645 646#define PCGCTL HSOTG_REG(0x0e00) 647#define PCGCTL_IF_DEV_MODE BIT(31) 648#define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29) 649#define PCGCTL_P2HD_PRT_SPD_SHIFT 29 650#define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27) 651#define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27 652#define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20) 653#define PCGCTL_MAC_DEV_ADDR_SHIFT 20 654#define PCGCTL_MAX_TERMSEL BIT(19) 655#define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17) 656#define PCGCTL_MAX_XCVRSELECT_SHIFT 17 657#define PCGCTL_PORT_POWER BIT(16) 658#define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14) 659#define PCGCTL_PRT_CLK_SEL_SHIFT 14 660#define PCGCTL_ESS_REG_RESTORED BIT(13) 661#define PCGCTL_EXTND_HIBER_SWITCH BIT(12) 662#define PCGCTL_EXTND_HIBER_PWRCLMP BIT(11) 663#define PCGCTL_ENBL_EXTND_HIBER BIT(10) 664#define PCGCTL_RESTOREMODE BIT(9) 665#define PCGCTL_RESETAFTSUSP BIT(8) 666#define PCGCTL_DEEP_SLEEP BIT(7) 667#define PCGCTL_PHY_IN_SLEEP BIT(6) 668#define PCGCTL_ENBL_SLEEP_GATING BIT(5) 669#define PCGCTL_RSTPDWNMODULE BIT(3) 670#define PCGCTL_PWRCLMP BIT(2) 671#define PCGCTL_GATEHCLK BIT(1) 672#define PCGCTL_STOPPCLK BIT(0) 673 674#define PCGCCTL1 HSOTG_REG(0xe04) 675#define PCGCCTL1_TIMER (0x3 << 1) 676#define PCGCCTL1_GATEEN BIT(0) 677 678#define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000)) 679 680/* Host Mode Registers */ 681 682#define HCFG HSOTG_REG(0x0400) 683#define HCFG_MODECHTIMEN BIT(31) 684#define HCFG_PERSCHEDENA BIT(26) 685#define HCFG_FRLISTEN_MASK (0x3 << 24) 686#define HCFG_FRLISTEN_SHIFT 24 687#define HCFG_FRLISTEN_8 (0 << 24) 688#define FRLISTEN_8_SIZE 8 689#define HCFG_FRLISTEN_16 BIT(24) 690#define FRLISTEN_16_SIZE 16 691#define HCFG_FRLISTEN_32 (2 << 24) 692#define FRLISTEN_32_SIZE 32 693#define HCFG_FRLISTEN_64 (3 << 24) 694#define FRLISTEN_64_SIZE 64 695#define HCFG_DESCDMA BIT(23) 696#define HCFG_RESVALID_MASK (0xff << 8) 697#define HCFG_RESVALID_SHIFT 8 698#define HCFG_ENA32KHZ BIT(7) 699#define HCFG_FSLSSUPP BIT(2) 700#define HCFG_FSLSPCLKSEL_MASK (0x3 << 0) 701#define HCFG_FSLSPCLKSEL_SHIFT 0 702#define HCFG_FSLSPCLKSEL_30_60_MHZ 0 703#define HCFG_FSLSPCLKSEL_48_MHZ 1 704#define HCFG_FSLSPCLKSEL_6_MHZ 2 705 706#define HFIR HSOTG_REG(0x0404) 707#define HFIR_FRINT_MASK (0xffff << 0) 708#define HFIR_FRINT_SHIFT 0 709#define HFIR_RLDCTRL BIT(16) 710 711#define HFNUM HSOTG_REG(0x0408) 712#define HFNUM_FRREM_MASK (0xffff << 16) 713#define HFNUM_FRREM_SHIFT 16 714#define HFNUM_FRNUM_MASK (0xffff << 0) 715#define HFNUM_FRNUM_SHIFT 0 716#define HFNUM_MAX_FRNUM 0x3fff 717 718#define HPTXSTS HSOTG_REG(0x0410) 719#define TXSTS_QTOP_ODD BIT(31) 720#define TXSTS_QTOP_CHNEP_MASK (0xf << 27) 721#define TXSTS_QTOP_CHNEP_SHIFT 27 722#define TXSTS_QTOP_TOKEN_MASK (0x3 << 25) 723#define TXSTS_QTOP_TOKEN_SHIFT 25 724#define TXSTS_QTOP_TERMINATE BIT(24) 725#define TXSTS_QSPCAVAIL_MASK (0xff << 16) 726#define TXSTS_QSPCAVAIL_SHIFT 16 727#define TXSTS_FSPCAVAIL_MASK (0xffff << 0) 728#define TXSTS_FSPCAVAIL_SHIFT 0 729 730#define HAINT HSOTG_REG(0x0414) 731#define HAINTMSK HSOTG_REG(0x0418) 732#define HFLBADDR HSOTG_REG(0x041c) 733 734#define HPRT0 HSOTG_REG(0x0440) 735#define HPRT0_SPD_MASK (0x3 << 17) 736#define HPRT0_SPD_SHIFT 17 737#define HPRT0_SPD_HIGH_SPEED 0 738#define HPRT0_SPD_FULL_SPEED 1 739#define HPRT0_SPD_LOW_SPEED 2 740#define HPRT0_TSTCTL_MASK (0xf << 13) 741#define HPRT0_TSTCTL_SHIFT 13 742#define HPRT0_PWR BIT(12) 743#define HPRT0_LNSTS_MASK (0x3 << 10) 744#define HPRT0_LNSTS_SHIFT 10 745#define HPRT0_RST BIT(8) 746#define HPRT0_SUSP BIT(7) 747#define HPRT0_RES BIT(6) 748#define HPRT0_OVRCURRCHG BIT(5) 749#define HPRT0_OVRCURRACT BIT(4) 750#define HPRT0_ENACHG BIT(3) 751#define HPRT0_ENA BIT(2) 752#define HPRT0_CONNDET BIT(1) 753#define HPRT0_CONNSTS BIT(0) 754 755#define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch)) 756#define HCCHAR_CHENA BIT(31) 757#define HCCHAR_CHDIS BIT(30) 758#define HCCHAR_ODDFRM BIT(29) 759#define HCCHAR_DEVADDR_MASK (0x7f << 22) 760#define HCCHAR_DEVADDR_SHIFT 22 761#define HCCHAR_MULTICNT_MASK (0x3 << 20) 762#define HCCHAR_MULTICNT_SHIFT 20 763#define HCCHAR_EPTYPE_MASK (0x3 << 18) 764#define HCCHAR_EPTYPE_SHIFT 18 765#define HCCHAR_LSPDDEV BIT(17) 766#define HCCHAR_EPDIR BIT(15) 767#define HCCHAR_EPNUM_MASK (0xf << 11) 768#define HCCHAR_EPNUM_SHIFT 11 769#define HCCHAR_MPS_MASK (0x7ff << 0) 770#define HCCHAR_MPS_SHIFT 0 771 772#define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch)) 773#define HCSPLT_SPLTENA BIT(31) 774#define HCSPLT_COMPSPLT BIT(16) 775#define HCSPLT_XACTPOS_MASK (0x3 << 14) 776#define HCSPLT_XACTPOS_SHIFT 14 777#define HCSPLT_XACTPOS_MID 0 778#define HCSPLT_XACTPOS_END 1 779#define HCSPLT_XACTPOS_BEGIN 2 780#define HCSPLT_XACTPOS_ALL 3 781#define HCSPLT_HUBADDR_MASK (0x7f << 7) 782#define HCSPLT_HUBADDR_SHIFT 7 783#define HCSPLT_PRTADDR_MASK (0x7f << 0) 784#define HCSPLT_PRTADDR_SHIFT 0 785 786#define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch)) 787#define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch)) 788#define HCINTMSK_RESERVED14_31 (0x3ffff << 14) 789#define HCINTMSK_FRM_LIST_ROLL BIT(13) 790#define HCINTMSK_XCS_XACT BIT(12) 791#define HCINTMSK_BNA BIT(11) 792#define HCINTMSK_DATATGLERR BIT(10) 793#define HCINTMSK_FRMOVRUN BIT(9) 794#define HCINTMSK_BBLERR BIT(8) 795#define HCINTMSK_XACTERR BIT(7) 796#define HCINTMSK_NYET BIT(6) 797#define HCINTMSK_ACK BIT(5) 798#define HCINTMSK_NAK BIT(4) 799#define HCINTMSK_STALL BIT(3) 800#define HCINTMSK_AHBERR BIT(2) 801#define HCINTMSK_CHHLTD BIT(1) 802#define HCINTMSK_XFERCOMPL BIT(0) 803 804#define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch)) 805#define TSIZ_DOPNG BIT(31) 806#define TSIZ_SC_MC_PID_MASK (0x3 << 29) 807#define TSIZ_SC_MC_PID_SHIFT 29 808#define TSIZ_SC_MC_PID_DATA0 0 809#define TSIZ_SC_MC_PID_DATA2 1 810#define TSIZ_SC_MC_PID_DATA1 2 811#define TSIZ_SC_MC_PID_MDATA 3 812#define TSIZ_SC_MC_PID_SETUP 3 813#define TSIZ_PKTCNT_MASK (0x3ff << 19) 814#define TSIZ_PKTCNT_SHIFT 19 815#define TSIZ_NTD_MASK (0xff << 8) 816#define TSIZ_NTD_SHIFT 8 817#define TSIZ_SCHINFO_MASK (0xff << 0) 818#define TSIZ_SCHINFO_SHIFT 0 819#define TSIZ_XFERSIZE_MASK (0x7ffff << 0) 820#define TSIZ_XFERSIZE_SHIFT 0 821 822#define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch)) 823 824#define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch)) 825 826#define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch)) 827 828/** 829 * struct dwc2_dma_desc - DMA descriptor structure, 830 * used for both host and gadget modes 831 * 832 * @status: DMA descriptor status quadlet 833 * @buf: DMA descriptor data buffer pointer 834 * 835 * DMA Descriptor structure contains two quadlets: 836 * Status quadlet and Data buffer pointer. 837 */ 838struct dwc2_dma_desc { 839 uint32_t status; 840 uint32_t buf; 841} __packed; 842 843/* Host Mode DMA descriptor status quadlet */ 844 845#define HOST_DMA_A BIT(31) 846#define HOST_DMA_STS_MASK (0x3 << 28) 847#define HOST_DMA_STS_SHIFT 28 848#define HOST_DMA_STS_PKTERR BIT(28) 849#define HOST_DMA_EOL BIT(26) 850#define HOST_DMA_IOC BIT(25) 851#define HOST_DMA_SUP BIT(24) 852#define HOST_DMA_ALT_QTD BIT(23) 853#define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17) 854#define HOST_DMA_QTD_OFFSET_SHIFT 17 855#define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0) 856#define HOST_DMA_ISOC_NBYTES_SHIFT 0 857#define HOST_DMA_NBYTES_MASK (0x1ffff << 0) 858#define HOST_DMA_NBYTES_SHIFT 0 859#define HOST_DMA_NBYTES_LIMIT 131071 860 861/* Device Mode DMA descriptor status quadlet */ 862 863#define DEV_DMA_BUFF_STS_MASK (0x3 << 30) 864#define DEV_DMA_BUFF_STS_SHIFT 30 865#define DEV_DMA_BUFF_STS_HREADY 0 866#define DEV_DMA_BUFF_STS_DMABUSY 1 867#define DEV_DMA_BUFF_STS_DMADONE 2 868#define DEV_DMA_BUFF_STS_HBUSY 3 869#define DEV_DMA_STS_MASK (0x3 << 28) 870#define DEV_DMA_STS_SHIFT 28 871#define DEV_DMA_STS_SUCC 0 872#define DEV_DMA_STS_BUFF_FLUSH 1 873#define DEV_DMA_STS_BUFF_ERR 3 874#define DEV_DMA_L BIT(27) 875#define DEV_DMA_SHORT BIT(26) 876#define DEV_DMA_IOC BIT(25) 877#define DEV_DMA_SR BIT(24) 878#define DEV_DMA_MTRF BIT(23) 879#define DEV_DMA_ISOC_PID_MASK (0x3 << 23) 880#define DEV_DMA_ISOC_PID_SHIFT 23 881#define DEV_DMA_ISOC_PID_DATA0 0 882#define DEV_DMA_ISOC_PID_DATA2 1 883#define DEV_DMA_ISOC_PID_DATA1 2 884#define DEV_DMA_ISOC_PID_MDATA 3 885#define DEV_DMA_ISOC_FRNUM_MASK (0x7ff << 12) 886#define DEV_DMA_ISOC_FRNUM_SHIFT 12 887#define DEV_DMA_ISOC_TX_NBYTES_MASK (0xfff << 0) 888#define DEV_DMA_ISOC_TX_NBYTES_LIMIT 0xfff 889#define DEV_DMA_ISOC_RX_NBYTES_MASK (0x7ff << 0) 890#define DEV_DMA_ISOC_RX_NBYTES_LIMIT 0x7ff 891#define DEV_DMA_ISOC_NBYTES_SHIFT 0 892#define DEV_DMA_NBYTES_MASK (0xffff << 0) 893#define DEV_DMA_NBYTES_SHIFT 0 894#define DEV_DMA_NBYTES_LIMIT 0xffff 895 896#define MAX_DMA_DESC_NUM_GENERIC 64 897#define MAX_DMA_DESC_NUM_HS_ISOC 256 898 899#endif /* __DWC2_HW_H__ */